

# MSM8626 LA Software Porting Manual MSM8626 LA 软件移植手册

Software Product Document 软件产品文档

SP80-ND928-6 B

May 27, 2013

Submit technical questions at: https://support.cdmatech.com/

# Confidential and Proprietary – Qualcomm Technologies, Inc. 机密和专有信息—高通技术股份有限公司

NO PUBLIC DISCLOSURE PERMITTED: Please report postings of this document on public servers or web sites to: DocCtrlAgent@qualcomm.com. 禁止公开:如在公共服务器或网站上发现本文档,请报告至: DocCtrlAgent@qualcomm.com.

**Restricted Distribution:** Not to be distributed to anyone who is not an employee of either Qualcomm or its subsidiaries without the express approval of Qualcomm's Configuration Management. 限制分发: 未经高通配置管理部门的明示批准,不得发布给任何非高通或高通子公司员工的人。

Not to be used, copied, reproduced, or modified in whole or in part, nor its contents revealed in any manner to others without the express written permission of Qualcomm Technologies, Inc. 未经高通科技股份有限公司明示的书面允许,不得使用、复印、 复制、或修改全部或部分文档,不得以任何形式向他人透露其内容。

The user of this documentation acknowledges and agrees that any Chinese text and/or translation herein shall be for reference purposes only and that in the event of any conflict between the English text and/or version and the Chinese text and/or version, the English text and/or version shall be controlling. 本文档的用户知悉并同意中文文本和/或翻译仅供参考之目的,如英文 文本和/或版本和中文文本和/或版本之间存在冲突,以英文文本和/或版本为准。 This document contains confidential and proprietary information and must be shredded when discarded. 未经高通明示的书面允许,不得使用、复印、复制全部或部分文档,不得以任何形式向他人透露其内容。本文档含有高通机密和专有信息,丢弃时必须粉碎销毁。

Qualcomm is a trademark of QUALCOMM Incorporated, registered in the United States and other countries. All QUALCOMM Incorporated trademarks are used with permission. Other product and brand names may be trademarks or registered trademarks of their respective owners. Qualcomm 是高通公司在美国及其它国家注册的商标。所有高通公司的商标皆获得使用许可。 其它产品和品牌名称可能为其各自所有者的商标或注册商标。

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited. 本文档及所含技术资料可能受美国和国际出口、再出口或转移出口法律的 限制。严禁违反或偏离美国和国际的相关法律。

Qualcomm Technologies, Inc. 5775 Morehouse Drive San Diego, CA 92121 U.S.A. 高通技术股份有限公司,美国加利福尼亚州圣地亚哥市莫豪斯路 5775 号,邮编 92121 ©2013 Qualcomm Technologies, Inc. All rights reserved. ©2013 高通技术股份有限公司版权所有,并保留所有权利。

# Contents 目录

| 1 Introduction                                         | 10 |
|--------------------------------------------------------|----|
| 1.1 Purpose                                            | 10 |
| 1.2 Scope                                              |    |
| 1.3 Conventions                                        |    |
| 1.4 References.                                        |    |
| 1.5 Technical assistance.                              |    |
| 1.6 Acronyms                                           |    |
| 2 Device Tree                                          |    |
| 2.1 Introduction.                                      | 12 |
| 2.1.1 DTC                                              |    |
| 2.1.2 Bootloader                                       |    |
| 2.1.3 Kernel                                           | 13 |
|                                                        |    |
| 3 GPIO                                                 | 15 |
| 3.1 Hardware Overview                                  | 15 |
| 3.1.1 GPIO configuration                               |    |
| 3.1.2 Interrupt configuration                          | 16 |
| 3.2 Software overview                                  | 17 |
| 3.2.1 Configuring GPIO in the bootloader               | 17 |
| 3.2.2 Configuring GPIO in the kernel                   |    |
| 3.2.3 Step by step                                     | 20 |
| 4 I2C                                                  | 22 |
| 4.1 Hardware overview                                  | 22 |
| 4.1.1 Qualcomm universal serial engine                 | 22 |
| 4.1.2 I2C core                                         |    |
| 4.1.3 QUP base addresses and IRQs                      |    |
| 4.2 Software overview                                  |    |
| 4.2.1 Configuring the QUP core as I2C in the kernel    |    |
| 4.2.2 Code modification                                |    |
| 4.2.3 Quick verification                               |    |
| 4.3 Debugging tips                                     |    |
| 4.4 Step by step                                       |    |
| 4.4.1 Registering a slave device using the device tree |    |
| 4.4.2 Creating a device tree node                      |    |
| 4.4.3 Sample slave driver                              | 27 |
| 5 UART                                                 | 30 |

|             | 5.1 Hardware overview                               | 30  |
|-------------|-----------------------------------------------------|-----|
|             | 5.1.1 BLSP                                          |     |
|             | 5.1.2 UART core.                                    |     |
|             | 5.1.3 Base addresses                                |     |
|             | 5.1.4 IRQ numbers                                   |     |
|             | 5.2 Software overview                               |     |
|             | 5.2.1 UART in the bootloader                        |     |
|             | 5.2.2 Low-speed UART in the kernel                  |     |
|             | 5.2.3 High-speed UART in the kernel                 |     |
|             | •                                                   |     |
| 6 S         | Serial Peripheral Interface                         | 45  |
|             | 6.1 Hardware overview                               | 45  |
|             | 6.1.1 SPI core                                      |     |
|             | 6.2 Software overview                               |     |
|             | 6.2.1 Configuring the QUP core as SPI in the kernel |     |
|             | 6.2.2 Quick verification                            |     |
|             | 6.2.3 Optional: enable data mover mode (BAM)        |     |
|             |                                                     |     |
| 7 C         | Camera                                              | 56  |
|             | 7.1 Introduction                                    |     |
|             | 7.2 Kernel porting                                  |     |
|             | 7.2.1 Device tree porting                           |     |
|             | 7.2.1 Device tree porting                           |     |
|             | •                                                   |     |
|             | 7.3 User space porting                              |     |
|             | 7.3.1 Porting power settings                        |     |
|             | 7.3.2 Porting camera Interface configuration        |     |
|             | 7.3.3 Porting sensor output configuration           |     |
|             | 7.3.4 Lens info porting                             |     |
|             | 7.3.5 Exposure configuration porting                |     |
|             | 7.4 Acuator porting                                 | /1  |
| ם צ         | Display                                             | 73  |
| 0 0         |                                                     |     |
|             | 8.1 Introduction                                    |     |
|             | 8.2 Kernel porting                                  |     |
|             | 8.2.1 Properties                                    |     |
|             | 8.2.2 Sample                                        |     |
|             | 8.2.3 Step by step                                  | 78  |
| <b>4</b> 82 | <del>*</del>                                        | 0.0 |
| 1 Ji        | 简介                                                  | 80  |
|             | 1.1 目的                                              | 80  |
|             | 1.2 范围                                              | 80  |
|             | 1.3 约定                                              |     |
|             |                                                     |     |
|             | 1.4 参考                                              |     |
|             | 1.5 技术支持                                            |     |
|             | 1.6 缩写词                                             | 81  |
|             |                                                     |     |
| 2 张         | ♥备树                                                 | 82  |

| 2.1 简介                      | 82  |
|-----------------------------|-----|
| 2.1.1 DTC                   | 82  |
| 2.1.2 Bootloader            | 82  |
| 2.1.3 内核                    | 83  |
| 3 GPIO                      | 85  |
| 3.1 硬件概述                    | 85  |
| 3.1.1 GPIO 配置               |     |
| 3.1.2 中断配置                  |     |
| 3.2 软件概述                    | 87  |
| 3.2.1 在 bootloader 中配置 GPIO |     |
| 3.2.2 在内核配置 <b>GPIO</b>     |     |
| 3.2.3 步骤                    |     |
| 4 I2C                       | 92  |
| 4.1 硬件概述                    |     |
| 4.1.1 高通通用串行引擎              |     |
| 4.1.2 I2C 核心                |     |
| 4.1.3 QUP 基准地址及 IRQs        |     |
| 4.2 软件概述                    |     |
| 4.2.1 在内核中将 QUP 核心配置为 I2C   |     |
| 4.2.2 代码变更                  |     |
| 4.2.3 快速验证                  |     |
| 4.3 调试建议                    |     |
| 4.4 步骤                      |     |
| 4.4.1 使用设备树注册备用设备           |     |
| 4.4.2 创建设备树节点               |     |
| 4.4.3 备用设备示例                |     |
| 5 UART                      | 100 |
|                             |     |
| 5.1 硬件概述                    | 100 |
| 5.1.1 BLSP<br>5.1.2 UART 核心 |     |
| 5.1.3 基址                    |     |
| 5.1.4 IRQ 编号                |     |
| 5.2 软件概述                    |     |
| 5.2.1 Bootloader 中的 UART    |     |
| 5.2.2 内核中的低速 UART           |     |
| 5.2.3 内核中的高速 UART           |     |
| 6 串行外设接口                    | 115 |
| 6.1 硬件概述                    |     |
| 6.1.1 SPI 核心                |     |
| 6.2 软件概述                    |     |
| V. 4 1/1 10/00/01           |     |

| 6.2.1 在内核中配置 QUP 核心为 SPI | 115 |
|--------------------------|-----|
| 6.2.2 快速确认               | 118 |
| 6.2.3 可选: 启用数据移动模式 (BAM) | 122 |
| 7 相机                     | 125 |
| 7.1 简介                   | 125 |
| 7.2 内核移植                 |     |
| 7.2.1 设备树移植              | 125 |
| 7.2.2 内核驱动移植             | 130 |
| 7.3 用户空间移植               | 134 |
| 7.3.1 移植电源设置             | 134 |
| 7.3.2 移植相机接口配置           | 135 |
| 7.3.3 移植传感器输出配置          |     |
| 7.3.4 镜头信息移植             | 137 |
| 7.3.5 曝光配置移植             | 137 |
| 7.4 行位移植                 | 139 |
| 8 显示屏                    | 142 |
| 8.1 简介                   | 142 |
| 8.2 内核移植<br>8.2.1 属性     | 142 |
| 8.2.1 属性                 | 142 |
| 8.2.2 示例                 | 145 |
| 823                      | 147 |

301,1141,08.11

# Figures 图目录

| Figure 2-1 Device Tree in boot image | . 13 |
|--------------------------------------|------|
| Figure 2-1 引导映像中的设备树                 | .83  |

# Tables 表目录

| Table 1-1 Reference documents and standards | 11  |
|---------------------------------------------|-----|
| Table 2-1 Register table in LK              |     |
| Table 2-2 Device Tree key API               | 14  |
| Table 3-1 GPIO pysical address              |     |
| Table 3-2 GPIO CFG table                    |     |
| Table 3-3 GPIO interrupt CFG table          | 16  |
| Table 3-4 INT CFG                           |     |
| Table 3-5 GPIO Wakeup interrupt             |     |
| Table 4-1 QUP physical address              |     |
| Table 4-2 QUP IRQ                           |     |
| Table 5-1 UART physical address             |     |
| Table 5-2 UART Interrupt Table              |     |
| Table 5-3 BLSP BAM physical address         |     |
| Table 5-4 BAM pipe                          |     |
| Table 5-5 BAM pipe                          |     |
| Table 6-1 Base address                      |     |
| Table 6-2 BLSP BAM Physical Address         |     |
| Table 6-3 BAM pipe assignment               |     |
| Table 7-1 Camera properties                 |     |
| Table 8-1 Display properties                |     |
| Table 1-1 参考文档和标准                           |     |
| Table 2-1 LK 中的注册表                          |     |
| Table 2-2 设备树主要 API                         |     |
| Table 3-1 GPIO 物理地址                         | 85  |
| Table 3-2 GPIO CFG 表                        | 85  |
| Table 3-3 GPIO 中断 CFG 表                     | 86  |
| Table 3-4 INT CFG                           | 86  |
| Table 3-5 GPIO 唤醒中断                         | 87  |
| Table 4-1 QUP 物理地址                          | 92  |
| Table 4-2 QUP IRQ                           | 92  |
| Table 5-1 UART 物理地址                         | 100 |
| Table 5-2 UART 中断表                          | 101 |
| Table 5-3 BLSP BAM 物理地址                     |     |
| Table 5-4 BAM 管道                            |     |
| Table 5-5 BAM 管道                            |     |
| Table 6-1 基址                                |     |
| Table 6-2 BLSP BAM 物理地址                     |     |
| Table 6-3 BAM 管道分配                          |     |
| Table 7-1 相机属性                              |     |
|                                             | 120 |

| <u>MSM8626</u> | LA Software Porting Manual Software Product Document 软件产品又档 | Contents 目求 |
|----------------|-------------------------------------------------------------|-------------|
|                |                                                             |             |
|                |                                                             |             |
|                |                                                             |             |
| Table 8-1      | 显示屏属性                                                       | 142         |

# **Revision history**

| Revision | Date     | Description                                          |  |
|----------|----------|------------------------------------------------------|--|
| Α        | May 2013 | Initial release                                      |  |
| В        | May 2013 | This is the bilingual version (English and Chinese). |  |

Note: There is no Rev. I, O, Q, S, X, or Z per Mil. standards.

# 1 Introduction

# 1.1 Purpose

This document describes the device tree and its usage; GPIO and the sample code; I2C bus and the sample code; SPI bus and the sample code; camera architecture and the sample code; display architecture and the sample code.

# 1.2 Scope

This document is target for the engineers who will develop and debug on 8x26 platform.

# 1.3 Conventions

- Function declarations, function names, type declarations, and code samples appear in a different font, e.g., #include.
  - Code variables appear in angle brackets, e.g., <number>.
- Commands to be entered appear in a different font, e.g., copy a:\*.\* b:.
  - Button and key names appear in **bold font**, e.g., click **Save** or press **Enter**.
  - If you are viewing this document using a color monitor, or if you print this document to a color printer, red typeface indicates data types, blue typeface indicates attributes, and green typeface indicates system attributes.
    - Parameter types are indicated by arrows:
      - → Designates an input parameter
      - ← Designates an output parameter
    - → Designates a parameter used for both input and output

Shading indicates content that has been added or changed in this revision of the document.

20

18

19

10

11

12

13

14

15

16

## 1.4 References

Reference documents are listed in Table 1-1. Reference documents that are no longer applicable are deleted from this table; therefore, reference numbers may not be sequential.

#### Table 1-1 Reference documents and standards

| Ref.                  | Document                                             |              |
|-----------------------|------------------------------------------------------|--------------|
| Qualcomm Technologies |                                                      |              |
| Q1                    | Application Note: Software Glossary for Customers    | CL93-V3077-1 |
| Q2                    | MSM8x26 Linux Kernel BSP and Device Drivers Overview | 80-ND928-25  |
| Q3                    | MSM8x26 Linux Android Software Architecture Overview | 80-ND928-23  |
| Q4                    | MSM8x26 Software Interface                           | 80-NC832-2   |
| Q5                    | Linux Device Tree MSM8x26 Android SW                 | 80-NA157-93  |

# 1.5 Technical assistance

For assistance or clarification on information in this document, submit a case to Qualcomm Technologies, Inc. (QTI) at https://support.cdmatech.com/.

If you do not have access to the CDMATech Support Service website, register for access or send email to <a href="mailto:support.cdmatech@qti.qualcomm.com">support.cdmatech@qti.qualcomm.com</a>.

# 1.6 Acronyms

10

11

12

For definitions of terms and abbreviations, see [Q1].

# 2 Device Tree

# 2.1 Introduction

In order to make life easier for embedded board vendors, device tree can be used to represent devices in the system by declaring some nodes and properties in one simple file (dts). Even for on-chip devices and other buses that don't specifically fit in an existing OF specification, device tree is also recommended.

It creates a great flexibility. In the way, the kernel can probe those and match drivers to device, without having to hard code all sorts of tables. It's also more flexible for board vendors to do minor hardware upgrades without significantly impacting the kernel code or cluttering it with special cases.

Device tree usage helps with:

- Reducing the effort required to port to a new board
- Code reusage, by making drivers generic enough to support a set of compatible devices, with the differences being represented in the device tree

For more details, refer to [Q5]. To enable device tree, CONFIG\_USE\_OF should be set as 'y'. OF means Open Firmware.

#### 2.1.1 DTC

10

13

15

16

17

18

19 20

23

24

25

To parse device tree script into binary format, dtc (device tree compile) will be used.

You can use this command to generate dtb zImage directly if no kernel changes:

```
dtc -p 1024 -O dtb -o msm8626.dtb msm8626.dts
cat zImage msm.dtb > dtb-zimage
```

#### 2.1.2 Bootloader

Fastboot will parse boot image and extract device tree information.

DT address = image address + page\_size + kernel\_actual + ramdisk\_actual + second\_actual



#### Figure 2-1 Device Tree in boot image

To pass dt table to kernel, fastboot uses the same way as atags. Kernel still uses r2 to save dt table ptr.

## Table 2-1 Register table in LK

| Register | ATAGS                                         | DT                                                                                                                                                                          |
|----------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R0       | Null                                          | Null                                                                                                                                                                        |
| R1       | Machine type number                           | Unique machine ID is no longer required when bootloader passes a proper device tree. The passed-in ID should be 0xFFFFFFF to the kernel in register r1                      |
| R2       | Physical address of tagged list in system RAM | Physical pointer to the device-tree block (defined in chapter II) in RAM. Device tree can be located anywhere in system RAM, but it should be aligned on a 64 bit boundary. |

The code source path is kernel/Documentation/arm/Booting.

# 2.1.3 Kernel

10

12

#### 2.1.3.1 Relative codes

kernel/arch/arm/kernel/devtree.c
kernel/drivers/of/device.c

include/linux/of\_gpio.h

# 2.1.3.2 Key functions

## Table 2-2 Device Tree key API

| Function Name          | Description                                                                                                                      |  |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|
| of_platform_populate() | System init function. It will check dt table which passed by fastboot. You can check it in kernel/arch/arm/mach-msm/board-8226.c |  |
| of_match_device()      | Key function in driver probe function. You should declare it in driver.  For example:                                            |  |
|                        | <pre>static const struct of_device_id s5k3llyx_dt_match[] = {</pre>                                                              |  |
|                        | {.compatible = "qcom,s5k3l1yx", .data = &s5k3l1yx_s_ctrl},                                                                       |  |
|                        | {}                                                                                                                               |  |
|                        | };                                                                                                                               |  |
|                        | static struct platform_driver                                                                                                    |  |
|                        | s5k3l1yx_platform_driver = {                                                                                                     |  |
|                        | .driver = {                                                                                                                      |  |
|                        | .name = "qcom,s5k3l1yx",                                                                                                         |  |
|                        | .owner = THIS_MODULE,                                                                                                            |  |
|                        | .of_match_table =                                                                                                                |  |
|                        | s5k3l1yx_dt_match,                                                                                                               |  |
|                        | },                                                                                                                               |  |
|                        | <b>}</b> ;                                                                                                                       |  |
|                        | 2. 70. 17.                                                                                                                       |  |
| 00                     | static int32_t s5k3l1yx_platform_probe(struct                                                                                    |  |
|                        | <pre>platform_device *pdev)</pre>                                                                                                |  |
|                        | 1                                                                                                                                |  |
|                        | int32_t rc = 0;                                                                                                                  |  |
|                        | <pre>const struct of_device_id *match;</pre>                                                                                     |  |
|                        | match =                                                                                                                          |  |
|                        | of_match_device(s5k3l1yx_dt_match, &pdev->dev);                                                                                  |  |
|                        | <pre>rc = msm_sensor_platform_probe(pdev,</pre>                                                                                  |  |
|                        | <pre>match-&gt;data);</pre>                                                                                                      |  |
|                        | return rc;                                                                                                                       |  |
|                        | [ }                                                                                                                              |  |

SP80-ND928-6 B Confidential and Proprietary - Qualcomm Technologies, Inc. 机密和专有信息-高通技术股份有限公司 MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION 可能含有美国和国际出口受限信息

# 3 GPIO

This chapter describes the Top-Level Mode Multiplexer (TLMM) GPIO and explains how to configure it in the bootloader and kernel.

# 3.1 Hardware overview

8x26 have 117 GPIOs.

# 3.1.1 GPIO configuration

This section describes the configure register of GPIO in the MSM8x26 chipset.

## Table 3-1 GPIO pysical address

| HW Register                  | Physical address    | Reset State |
|------------------------------|---------------------|-------------|
| TLMM_GPIO_CFGn, n =[0116]    | 0xFD511000+0x10*(n) | 0x00000001  |
| TLMM_GPIO_IN_OUTn , n=[0116] | 0xFD511004+0x10*(n) | 0x00000000  |
| TLMM_GPIO_OE_0               | 0xFD513080          | 0x00000000  |
| TLMM_GPIO_OE_1               | 0xFD513084          | 0x00000000  |
| TLMM_GPIO_OE_2               | 0xFD513088          | 0x00000000  |
| TLMM_GPIO_OE_3               | 0xFD51308C          | 0x00000000  |

#### Table 3-2 GPIO CFG table

| Bits | Field Name    | Description                                                                                                                                                                                                |  |
|------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10   | GPIO_HIHYS_EN | Controls the hihys_en for GPIO[n]                                                                                                                                                                          |  |
| 9    | GPIO_OE       | Controls the OE for GPIO[n] when in GPIO mode.                                                                                                                                                             |  |
| 8:6  | DRV_STRENGTH  | Controls the GPIO pad drive strength. This applies regardless of the FUNC_SEL field selection.  0: DRV_2_MA  1: DRV_4_MA  2: DRV_6_MA  3: DRV_8_MA  4: DRV_10_MA  5: DRV_12_MA  6: DRV_14_MA  7: DRV_16_MA |  |
| 5:2  | FUNC_SEL      | Many of the GPIO pads have one or more functional hardware interfaces behind them. This field controls how the pad is used. Set this to the appropriate value for the function desired                     |  |

```
The pad can be configured to employ an internal weak pull up, pull down, or keeper function. This applies regardless of the FUNC_SEL field selection.

Ox0: NO_PULL (Disables all pull)

Ox1: PULL_DOWN (Weak Pull-down)

Ox2: KEEPER (Weak Keeper)

Ox3: PULL_UP (Weak Pull-Up)
```

NOTE: In CFG register, GPIO\_OE can enable gpio configuration. Don't need write TLMM\_GPIO\_OE\_[0...3].

NOTE: In CFG register, GPIO\_HIHYS\_EN can enable gpio hysteresis on input mode, which is mostly useful for noisy low frequency signals like sleep clock etc.

```
12
           arch/arm/mach-msm/gpiomux-v2.c
13
           void __msm_gpiomux_write(unsigned gpio, struct gpiomux_setting val)
15
              uint32_t bits;
16
              bits = (val.drv << 6) | (val.func << 2) | val.pull;
              if (val.func == GPIOMUX_FUNC_GPIO) {
19
                   bits |= val.dir > GPIOMUX_IN ? BIT(9) : 0;
20
                    __raw_writel(val.dir == GPIOMUX_OUT_HIGH ? BIT(1) : 0,
21
                        GPIO_IN_OUT(gpio));
23
               _raw_writel(bits, GPIO_CFG(gpio));
              mb();
25
```

# 3.1.2 Interrupt configuration

10

11

28

29

### **Table 3-3 GPIO interrupt CFG table**

| HW Register                       | Physical address        | Reset State |
|-----------------------------------|-------------------------|-------------|
| TLMM_GPIO_INTR_CFGn , n=[0116]    | 0xFD511008 + 0x10 * (n) | 0x000000E2  |
| TLMM_GPIO_INTR_STATUSn , n=[0116] | 0xFD51100C + 0x10 * (n) | 0x00000000  |

#### Table 3-4 INT CFG

| Bits | Field Name  | Description |
|------|-------------|-------------|
| 0    |             | 0: DISABLE  |
| 0    | DIR_CONN_EN | 1: ENABLE   |
| 7:05 | TARGET_PROC | 0: WCSS     |

|      |                    | 1: SENSORS    |
|------|--------------------|---------------|
|      |                    | 2: LPA_DSP    |
|      |                    | 3: RPM        |
|      |                    | 4: KPSS       |
|      |                    | 5: MSS        |
|      |                    | 6: TZ         |
|      |                    | 7: NONE       |
| 4    |                    | 0: DISABLE    |
| 4    | INTR_RAW_STATUS_EN | 1: ENABLE     |
|      |                    | 0: LEVEL      |
| 2.00 |                    | 1: POS_EDGE   |
| 3:02 |                    | 2: NEG_EDGE   |
|      | INTR_DECT_CTL      | 3: DUAL_EDGE  |
| _    |                    | 0: POLARITY_0 |
| 1    | INTR_POL_CTL       | 1: POLARITY_1 |
|      |                    | 0: DISABLE    |
| 0    | INTR_ENABLE        | 1: ENABLE     |

NOTE: POS\_EDGE means rising edge trigger

NEG\_EDGE means falling edge trigger

Both rising edge and falling edge are supported now.

### **Table 3-5 GPIO Wakeup interrupt**

| HW Register              | Physical address | Reset State |
|--------------------------|------------------|-------------|
| TLMM_MPM_WAKEUP_INT_EN_0 | 0xFD512008       | 0x00000000  |
| TLMM_MPM_WAKEUP_INT_EN_1 | 0xFD51200C       | 0x00000000  |

NOTE: Group 0:

72,71,69,68,67,66,65,64,63,62,54,52,51,50,49,48,46,41,39,37,35,33,31,29,27,21,17,13,9,5,4,1

7 NOTE: Group 1:

11

12 13

15

SDC2\_DATA\_3, SDC2\_DATA\_1, SDC1\_DATA\_3, SDC1\_DATA\_1,115,113,111,110,109,108,107,106,38,

# 3.2 Software overview

# 3.2.1 Configuring GPIO in the bootloader

You can call gpio\_tlmm\_config() to config GPIO in bootloader.

bootable/bootloader/lk/platform/msm8226/gpio.c

void gpio\_tlmm\_config(uint32\_t gpio, uint8\_t func,

```
uint8_t dir, uint8_t pull,
uint8_t drvstr, uint32_t enable)

{
uint32_t val = 0;
val |= pull;
val |= func << 2;
val |= drvstr << 6;
val |= enable << 9;
writel(val, (uint32_t *)GPIO_CONFIG_ADDR(gpio));
return;
}</pre>
```

# 3.2.2 Configuring GPIO in the kernel

12

13

15

16

17 18

30

31

39

40

41

This section describes the steps required to configure and use any of the GPIO in the MSM8x26 chipset.

For more detailed information, refer to kernel/arch/arm/boot/dts/msm8226.dts and kernel/Documentation/devicetree/bindings/gpio/gpio-msm.txt.

1. Msm GPIO declaration in device tree:

```
msmgpio: gpio@fd510000 {
19
                    compatible = "qcom,msm-gpio
20
                    interrupt-controller;
21
                    #interrupt-cells = <2>;
22
                    reg = <0xfd510000 0x4000>7
23
                    gpio-controller;
24
                    #gpio-cells = <2>;
25
                    ngpio = <117>;
26
                    interrupts = <0 208 0>;
                    qcom,direct-connect-irqs = <8>;
28
               };
29
```

2. To specify gpios for a device, add device tree node:

```
devicel@sample {
    compatible = "sample-devicel";
    reg = <0xf991f000 0x1000>;
    gpios = <&msmgpio 45 0>;
    cs-gpios = <&msmgpio 46 0>;
};
```

3. In device1 driver code, call of\_get\_gpio() to get the gpio 45/46 handle. Call of\_get\_named\_gpio() with "cs-gpios" as the name parameter can get the gpio 46 handle.

```
static int __devinit device1_probe(struct device_node *np,
                                struct device1_platform_data *pdata)
               {
               u32 reg;
               u32 gpio1;
               u32 gpio2;
               if (of_gpio_count(np) < 2)</pre>
                     return -ENODEV;
               gpio1 = of_get_gpio(np, 0);
10
               gpio2 = of_get_gpio(np, 1);
11
               gpio2 = of_get_named_gpio(np, "cs-gpios",0);
12
               gpio_request(gpio1, "gpio1");
13
               gpio_direction_output(gpio1,0);
14
               gpio_request(gpio2, "gpio2");
15
               gpio_direction_input(gpio2);
16
17
18
19
            4. To specify gpio interrupt for a device, add device tree node:
20
21
               device2@sample {
22
                     compatible = " sample-device2";
23
                     reg = <0xf991f000 0x1000>;
                     interrupt-parent = <&msmgpio>
                                                           ;//use msmgpio as interrupt-parent
25
                     interrupts = <17 \text{ 0x2}>i//\text{offset} and trigger mode
26
                     irq-gpio = <&msmgpio 17 0>;
2.7
               };
28
29
            5. In device2 driver:
30
31
              static int __devinit device2_probe(struct device_node *np,
32
                                struct device1_platform_data *pdata)
33
34
               u32 reg;
35
               u32 irq-gpio;
36
               int irq;
37
38
               if (of_gpio_count(np) < 1)</pre>
39
                     return -ENODEV;
40
41
               irq-gpio = of_get_gpio(np, 0);
42
               gpio_request(irq-gpio, "irq-gpio");
               gpio_direction_input(irq-gpio);
44
```

```
irg = gpio_to_irg(irg-gpio);
 request_threaded_irq(irq, NULL, sample_irq_handler, 0x0, DRIVER_NAME,
NULL);
 . . .
     }
```

# 3.2.3 Step by step

10

11 12

13

14

15

16

17 18

19 20

21

22

23

24 25

26

27

2.8

29

31

32

33

35

37

38 39

40

Check kernel/msm-3.4/drivers/i2c/busses/i2c-gpio.c.

1. Get gpio information:

```
pdata->sda_pin = of_get_gpio(np, 0);
pdata->scl_pin = of_get_gpio(np, 1);
```

2. Get properties:

```
of_property_read_u32(np, "i2c-gpio,delay-us", &pdata->udelay)
of_property_read_u32(np, "i2c-gpio,timeout-ms", &reg)
of_property_read_bool(np, "i2c-gpio,sda-open-drain")
of_property_read_bool(np, "i2c-gpio,scl-open-drain")
of_property_read_bool(np, "i2c-gpio,scl-output-only")
```

3. Get of device id:

```
static const struct of_device_id i2c_gpio_dt_ids[] = {
{ .compatible = "i2c-gpio", },
{ /* sentinel */ }
};
```

4. Add dts:

Use a unique name here. Here set device name as "i2c-gpio@sample". Based on the value in of\_device\_id i2c\_gpio\_dt\_ids[], compatible is "i2c-gpio". There are two gpios. In this case, use gpio 45, 46 as example, 45 as sda, 46 as scl. Then set properties based on requirement (clk rate 20K, timeout value 100ms).

```
Set i2c-gpio, delay-us as 50
Set i2c-gpio, timeout-ms as 100
Set i2c-gpio, sda-open-drain as 1
Set i2c-gpio,scl-open-drain as 1
Set i2c-gpio,scl-output-only as 1
```

Summary:

```
i2c-qpio@sample {
     compatible = "i2c-gpio"
```

```
gpios = <&msmgpio 45 0</pre>
                                 &msmgpio 46 0>;
                    i2c-gpio,delay-us = <50>;
                    i2c-gpio,timeout-ms = <100>;
                    i2c-gpio,sda-open-drain = <1>;
                    i2c-gpio,scl-open-drain = <1>;
                    i2c-gpio,scl-output-only = <1>;
               };
              If use of_get_named_gpio() instead of of_get_gpio(), for example:
10
11
               pdata->sda_pin = of_get_named_gpio(np, "sample,i2c-sda",0);
12
               pdata->scl_pin = of_get_named_gpio(np, "sample,i2c-scl",0);
13
               then the dts should be:
15
16
               i2c-gpio@sample {
17
                    compatible = "i2c-gpio"
18
                    sample,i2c-sda = <&msmgpio 45 0>;
19
                       sample,i2c-scl = <&msmgpio 46 0>
20
                    i2c-gpio,delay-us = <50>;
                    i2c-gpio,timeout-ms = <100>;
22
                    i2c-gpio,sda-open-drain = <1>;
23
                    i2c-gpio,scl-open-drain = <1>;
24
                    i2c-gpio,scl-output-only = <1>;
25
               };
26
```

# **4** 12C

This chapter describes the Inter-Integrated Circuit (I2C) and explains how to configure it in the kernel.

## 4.1 Hardware overview

# 4.1.1 Qualcomm universal serial engine

The Qualcomm Universal Serial Engine (QUP) provides a general purpose data path engine to support multiple mini cores. Each mini core implements protocol-specific logic. The common FIFO provides a consistent system IO buffer and system DMA model across widely varying external interface types. For example, one pair of FIFO buffers can support SPI and I2C mini cores independently.

#### 4.1.2 I2C core

10

11

12

13

14

15

16

17

18

20

The I2C core supports I2C Standard (100 kHz) and Fast (400 kHz). The following key features have been added for the MSM8x26:

- BAM integration
- Support for I2C tag version

## 4.1.3 QUP base addresses and IRQs

To match the labeling in the software interface manual, each QUP is identified by BLSP core and QUP core (1 to 6).

NOTE: The MSM8x26 chipset contains only one BLSP core.

### Table 4-1 QUP physical address

| BLSP hardware ID | QUP Core     | Physical address |
|------------------|--------------|------------------|
| BLSP1            | BLSP 1 QUP 1 | 0xF9923000       |
| BLSP1            | BLSP 1 QUP 2 | 0xF9924000       |
| BLSP1            | BLSP 1 QUP 3 | 0xF9925000       |
| BLSP1            | BLSP 1 QUP 4 | 0xF9926000       |
| BLSP1            | BLSP 1 QUP 5 | 0xF9927000       |
| BLSP1            | BLSP 1 QUP 6 | 0xF9928000       |

#### Table 4-2 QUP IRQ

| BLSP hardware ID | QUP Core     | IRQ |
|------------------|--------------|-----|
| BLSP1            | BLSP 1 QUP 1 | 95  |
| BLSP1            | BLSP 1 QUP 2 | 96  |
| BLSP1            | BLSP 1 QUP 3 | 97  |
| BLSP1            | BLSP 1 QUP 4 | 98  |
| BLSP1            | BLSP 1 QUP 5 | 99  |
| BLSP1            | BLSP 1 QUP 6 | 100 |

## 4.2 Software overview

# 4.2.1 Configuring the QUP core as I2C in the kernel

This section describes the steps required to configure and use any of the QUP cores which is available in the MSM8x26 chipset as an I2C device.

By default, Qualcomm has preconfigured BLSP1\_QUP4 and BLSP1\_QUP5 as I2C. For more detailed information, refer to /kernel/arch/arm/boot/dts/msm226.dtsi, kernel/Documentation/devicetree/bindings/i2c/i2c-qup.txt.

#### 4.2.2 Code modification

The following examples show how to configure BLSP1\_QUP5 as I2C for the MSM8226 chipset.

File to modify:

10

11

12 13

14

32

/kernel/arch/arm/boot/dts/msm8226.dts

1. Add a new device tree node.

```
15
              i2c@f9927000 { /* BLSP1 QUP5 */
16
                   cell-index = <5>; //BUS ID can be any # recommend OEM to use large
              # so won't conflict with Qualcomm id
18
                   compatible = "gcom,i2c-qup"; //Manufacturer model
19
                   #address-cells = <1>;// address for slave chips
20
                   #size-cells = <0>; // size for slave chips
21
                   reg-names = "qup_phys_addr"; //Name of QUP_BASE
                   reg = <0xf9927000 0x1000>; //BLSP1 QUP5 BASE address and size
23
                   interrupt-names = "qup_err_intr"; //Interrupt Name
24
                   interrupts = <0 99 0>;
25
                   gpios = <&msmgpio 19 0>, /* SCL */
26
                        <&msmgpio 18 0>; /* SDA */
                  qcom,i2c-bus-freq = <100000>; //Output Clk frequency (can be 100KHz,
28
              or 400KHz)
29
                   qcom,i2c-src-freq = <19200000>; //Source clock frequency
              };
31
```

```
2. Add a clock node.
              This step describes how to modify the clock table.
              File to modify:
               Project_Root/kernel/arch/arm/mach-msm/clock-8226.c
              The code for adding a clock node:
               static struct clk_lookup msm_clocks_8226[] = {
                 //Add node to BLSP1 AHB Clock
                 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9927000.i2c"),
10
                 /*
11
                 Add a node to OUP Core clock.
12
                 Note: In clock regime QUP cores are label #1 to #6.
                 * /
14
                 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, "f9927000.i2c"),
16
             3. Set up the GPIO.
17
      NOTE: This step is based on the MSM8226-ES release.
18
              File to modify:
19
              Project Root/kernel/arch/arm/mach-msm/board-8226-gpiomux.c
               static struct gpiomux_setting gpio_i2c_config = {
22
                 .func = GPIOMUX_FUNC_3, //Please look @ GPIO function table for
               correct function
24
                 .drv = GPIOMUX_DRV_8MA, //Drive Strength
25
                 .pull = GPIOMUX_PULL_NONE, //Should be PULL NONE for UART
26
               };
27
28
               static struct msm_gpiomux_config msm_blsp_configs[] __initdata = {
29
30
                               = 18, //BLSP1_QUP5 I2C_SDA
                   .gpio
31
                   .settings = {
32
                     [GPIOMUX_SUSPENDED] = &gpio_i2c_config,
33
                   },
34
                 },
35
36
                               = 19, //BLSP1 QUP5 I2C SCL
                   .gpio
37
                   .settings = {
38
                     [GPIOMUX_SUSPENDED] = &gpio_i2c_config,
39
```

},

},

40

41

```
Registering the GPIOs:

void __init msm_8226_init_gpiomux(void)

{

rc = msm_gpiomux_init(NR_GPIO_IRQS);

...

//Registers the GPIO with GPIO class

msm_gpiomux_install(msm_blsp_configs, ARRAY_SIZE(msm_blsp_configs));

}
```

#### 4.2.3 Quick verification

12

13

14

15 16

17

18

19

20

21

22

23

24 25

27

29

30

31

33

35

39

This section describes how to verify the I2C bus.

Ensure that the bus is registered.

If you enter all the information properly, you should see I2C bus registered under /dev/i2c-, where cell-index matches the bus number.

```
adb shell --> Get adb shell
cd /dev/
ls i2c* --> to List all the I2C buses
root@android:/dev # ls i2c*
ls i2c*
i2c-0
i2c-10
i2c-2
```

If bus is properly registered, test it using a simple test program. This example is created in the following directory: /vendor/qcom/proprietary/kernel-tests/i2c-test/.

Once you compile and run the program, if the I2C bus is properly programmed and the slave device responds, you will see the following output:

```
root@android:/data # ./i2c-test
./i2c-test
Device Open successfull [3]
I2C RDWR Returned 1
```

If an error occurs, you will see the following output:

```
./i2c-test
Device Open successfull [3]
12C RDWR Returned -1
```

If I2C RDWR returns -1, check the kernel log for the driver error message. If you see the following error message:

```
[ 6131.397699] qup_i2c f9927000.i2c: I2C slave addr:0x54 not connected
```

4

Typically, the slave device doesn't send an acknowledgment. The bus is properly configured and at least the start bit and address bit are sent from the bus, but the slave refuses it and doesn't acknowledge it.

At this point, the debugging should focus on the slave device to make sure it is properly powered up and ready to accept messages.

10 11

12

13

```
If you see the following error message:
```

```
[ 6190.209880] qup_i2c f9927000.i2c: Transaction timed out, SL-AD = 0x54
[ 6190.216389] qup_i2c f9927000.i2c: I2C Status: 132100
[ 6190.221247] qup_i2c f9927000.i2c: QUP Status: 0
[ 6190.225857] qup_i2c f9927000.i2c: OP Flags: 10
```

15 16

17

18

19

20

21

22

2.3

25

2.6

27

28

This error message could be due to multiple issues:

- Invalid software configuration
- Invalid hardware configuration
- Slave device issues

# 4.3 Debugging tips

If you do a simple read/write, but the I2C always fails, the following sections provide debugging tips.

- Check SDA/SCL Idling.
- Scope the BUS to ensure that the SDA/SCL is idling at the high logic level. If it is not idling high, there is either a hardware configuration problem or the GPIO settings are invalid.
- Set a breakpoint at the line where the error message is coming. For example, at the Transaction timed out message:

# 4.4 Step by step

## 4.4.1 Registering a slave device using the device tree

Once the I2C bus is properly verified, you can create a slave device driver and register it with I2C bus. Refer to the following files for examples.

For an I2C slave device, refer to msm8226-qrd.dts.

For Synaptic Touch Screen driver registration, refer to

/kernel/arch/arm/boot/dts/msm8226-qrd.dts

synaptics, i2c-pull-up;

synaptics, req-en;

kernel/drivers/input/touchscreen/synaptics\_i2c\_rmi4.c.

The following example shows the minimum requirement for properly registering a slave device using the device tree.

# 4.4.2 Creating a device tree node

```
File to modify:
```

10

11

13

26

27

28

30

31

```
Add a new device tree node:
14
           i2c@f9927000 { /* BLSP1 QUP5 */
              synaptics@20 {//Slave driver and slave Address
16
                   compatible = "synaptics,rmi4";//Manufacture, model
18
                   reg = <0x20>i//Slave Address
                   interrupt-parent = <&msmgpio>;//GPIO handler
2.0
                   interrupts = <17 0x2>;//GPIO # will be converted to gpio_irq
                   vdd-supply = <&pm8226_119>;
22
                   vcc_i2c-supply = <&pm8226_lvs1>;
                   synaptics, reset-qpio = <&msmqpio 16 0x00>;//Pass a GPIO
24
```

synaptics,irq-gpio = <&msmgpio 17 0x00>;
synaptics,button-map = <139 102 158>;

# 4.4.3 Sample slave driver

};

};

```
#include <linux/module.h>
32
           #include <linux/init.h>
33
           #include <linux/delay.h>
34
           #include <linux/i2c.h>
35
           #include <linux/interrupt.h>
36
           #include <linux/slab.h>
37
           #include <linux/gpio.h>
38
           #include ux/debugfs.h>
39
```

```
#include <linux/seq_file.h>
           #include <linux/regulator/consumer.h>
           #include <linux/string.h>
           #include <linux/of_gpio.h>
           #ifdef CONFIG_OF //Open firmware must be defined for dts useage
           static struct of_device_id qcom_i2c_test_table[] = {
              { .compatible = "qcom,i2c-test",}, //Compatible node must match dts
              { },
           };
10
           #else
11
           #define qcom_i2c_test_table NULL
12
           #endif
13
14
           //I2C slave id supported by driver
15
           static const struct i2c_device_id qcom_id[] =
16
              { "qcom_i2c_test", 0 },
17
18
           };
19
20
           static int i2c_test_test_transfer(struct i2c_client *client)
21
22
             struct i2c_msg xfer; //I2C transfer structure
23
             u8 buf = 0x55; //data to transfer
             xfer.addr = client->addr;
25
             xfer.flags = 0;
26
             xfer.len = 1;
2.7
             xfer.buf = &buf;
28
29
             return i2c_transfer(client->adapter, &xfer, 1);
           }
31
32
           static int __devinit i2c_test_probe(struct i2c_client *client,
33
                   const struct i2c_device_id *id)
34
35
             int irq_gpio = -1;
             int irq;
37
             int addr;
38
             //Parse data using dt.
39
             if(client->dev.of_node){
40
               irq_gpio = of_get_named_gpio_flags(client->dev.of_node,
41
           "qcom_i2c_test,irq-gpio", 0, NULL);
42
43
             irq = client->irq; //GPIO irq #. already converted to gpio_to_irq
```

```
addr = client->addr; //Slave Addr
             dev_err(&client->dev, "gpio [%d] irq [%d] gpio_irq [%d] Slaveaddr [%x]
           \n", irq_gpio, irq,
                gpio_to_irq(irq_gpio), addr);
              //You can initiate a I2C transfer anytime using i2c_client *client
           structure
             i2c_test_test_transfer(client);
             return 0;
10
           }
11
12
           //I2C Driver Info
13
           static struct i2c_driver i2c_test_driver =
14
               .driver = {
15
                    .name
                               = "qcom_i2c_test",
16
                     .owner
                               = THIS_MODULE,
17
                     .of_match_table = qcom_i2c_test_table,
18
               },
19
               .probe
                               = i2c test probe
20
               .id_table
                                 = qcom_id,
21
           };
22
23
           //Easy wrapper to do driver init
           module_i2c_driver(i2c_test_driver)
25
26
           MODULE_DESCRIPTION("I2C TEST");
2.7
           MODULE_LICENSE("GPL v2");
28
29
           In the kernel log, the following message indicates the Device Tree was successfully configured.
30
31
           <3>[
                    2.670731] qcom_i2c_test 2-0052: gpio [61] irq [306] gpio_irq [306]
32
                               Slaveaddr [52]
```

# **5** UART

This chapter describes the UART and explains how to configure it in the bootloader and kernel.

# 5.1 Hardware overview

#### 5.1.1 BLSP

10

11

12

13

14

15

16

17

18

19

20

BLSP is a new design that replaces the legacy GSBI core in the MSM8x26 chipset families. All legacy GSBI software registers have been removed.

Each BLSP block includes six QUP and six UART cores. Instead of the legacy data mover (ADM), BAM is used as a hardware data mover. Each BLSP peripheral is statically connected to a pair of BAM pipes, consists of 26 pipes that can be used for data move operations and supports both BAM and non-BAM based data transfer.

#### 5.1.2 UART core

Key features are added for the chipset:

- BAM support
- Single-character mode

The UART core is used for transmitting and receiving data through a serial interface. It is used for communicating with other UART protocol devices. Configuration of this mode is primarily defined by the UART\_DM\_MR1 and UART\_DM\_MR2 registers.

#### 5.1.3 Base addresses

To match the labeling in the software interface manual, each UART is identified by the BLSP core 1 and UART core (1 to 6).

#### Table 5-1 UART physical address

| BLSP hardware ID | UART Core     | Physical address<br>(UART_DM_BASE_ADDRESS) |
|------------------|---------------|--------------------------------------------|
| BLSP1            | BLSP 1 UART 1 | 0xF991D000                                 |
| BLSP1            | BLSP 1 UART 2 | 0xF991E000                                 |
| BLSP1            | BLSP 1 UART 3 | 0xF991F000                                 |
| BLSP1            | BLSP 1 UART 4 | 0xF9920000                                 |
| BLSP1            | BLSP 1 UART 5 | 0xF9921000                                 |
| BLSP1            | BLSP 1 UART 6 | 0xF9922000                                 |

#### 5.1.4 IRQ numbers

To match the labeling in the software interface manual, each UART is identified by the BLSP core 1 and UART core (1 to 6).

#### Table 5-2 UART Interrupt Table

| BLSP hardware ID | UART Core     | IRQ# |
|------------------|---------------|------|
| BLSP1            | BLSP 1 UART 1 | 107  |
| BLSP1            | BLSP 1 UART 2 | 108  |
| BLSP1            | BLSP 1 UART 3 | 109  |
| BLSP1            | BLSP 1 UART 4 | 110  |
| BLSP1            | BLSP 1 UART 5 | 111  |
| BLSP1            | BLSP 1 UART 6 | 112  |

# 5.2 Software overview

#### 5.2.1 UART in the bootloader

By default, Qualcomm is configured the BLSP1 UART3 in the bootloader to use. This section describes the changes required to configure a different UART for debugging purpose.

## 5.2.1.1 Enabling the UART for debugging

```
File to modify:

Project_Root/bootable/bootloader/lk/project/msm8226.mk

Set the flag, WITH_DEBUG_UART, to TRUE:

DEFINES += WITH_DEBUG_UART=1
```

## 5.2.1.2 Setting the base address

15

```
File to modify:
16
           Project_Root/bootable/bootloader/lk/target/msm8226/init.c
17
18
           Set the correct base address:
19
           void target_early_init(void)
20
           {
21
           #if WITH_DEBUG_UART
22
23
             First argument represents the ID (can be any since it's not used)
             Second argument, if it is a GSBI base, must be 0
25
             Third Argument is the physical address for UART CORE defined in
26
              /bootable/bootloader/lk/platform/msm8226/include/platform/iomap.h
27
              * /
28
```

```
uart_dm_init(1, 0, BLSP1_UART2_BASE);//it is uart[0..5] instead of
uart[1..6]
#endif
```

#### 5.2.1.3 Configuring the clock

Two clocks are required for the UART to properly work on the MSM8226 device:

- BLSP AHB clock
- UART core clock

#### File to modify:

Project Root/bootable/bootloader/lk/platform/msm8226/acpuclock.c

Enable the clocks:

10

25

27

28

29

```
void clock_config_uart_dm(uint8_t id)
13
             int ret;
             /*
15
               NOTE: In clock regime clocks are # from 1 to 6 so UARTO would
               be identified as UART1
17
18
             //iface_clk is BLSP clk
19
             ret = clk_get_set_enable("uart3_iface_clk", 0, 1);
20
21
             //core_clock is UART clock.
22
             ret = clk_get_set_enable("uart3_core_clk", 7372800, 1);
23
           }
24
```

Register the clocks with the clock regime. The BLSP1\_AHB clock is enabled by default.

### 5.2.1.4 Configuring the GPIO

Argument 5: Drive strength

```
File to modify:
```

Project\_Root/bootable/bootloader/lk/platform/msm8226/gpio.c

```
Configure the correct GPIO:

void gpio_config_uart_dm(uint8_t id)

{

/*

Configure the RX/TX GPIO

Argument 1: GPIO #

Argument 2: Function (Please see device pinout for more information)

Argument 3: Input/Ouput (Can be 0/1)

Argument 4: Should be no PULL
```

```
Argument 6: Output Enable (Can be 0/1)

*/

gpio_tlmm_config(9, 2, GPIO_INPUT, GPIO_NO_PULL,

GPIO_8MA, GPIO_DISABLE);

gpio_tlmm_config(8, 2, GPIO_OUTPUT, GPIO_NO_PULL,

GPIO_8MA, GPIO_DISABLE);

GPIO_8MA, GPIO_DISABLE);

}
```

## 5.2.1.5 Debugging tips

10

11

12

13

14

15 16

18

19

20

21

22

23

24

25

26

27

28

29

30

31

32

33

35

If the UART is properly configured, the following message is displayed on the serial console:

#### Android Bootloader - UART\_DM Initialized!!!

If you do not see a message, use the following debugging tips.

Set a breakpoint

Put a breakpoint in the bootloader inside the uart\_dm\_init function line at msm\_boot\_uart\_dm\_write(uart\_dm\_base, data, 44) in this file:

/bootable/bootloader/lk/platform/msm\_shared/uart\_dm.c

■ Check properly configured GPIOs

Check the GPIO configuration register, GPIO\_CFGn, to ensure that the GPIO settings valid.

# 5.2.2 Low-speed UART in the kernel

Low-speed UART is a FIFO-based UART driver designed for small data transfer at a slow rate, such as console debugging or IrDA transfer. If a large amount of data is transferred, or for a high-speed transfer, Qualcomm recommends using the high-speed UART driver.

By default, BLSP1 UART3 Base 0xF991F000 is preconfigured as low-speed UART.

#### 5.2.2.1 Code modification

The following examples describe how to configure BLSP1 UART3 to use the low-speed UART driver on the MSM8226 chipset.

The same methods can be applied to the MSM8x26 chipset, but with the following modifications:

Device Tree Source -- /kernel/arch/arm/boot/dts/msm8226.dtsi

Clk Table -- /kernel/arch/arm/mach-msm/clock-8226.c

In this file, update the msm\_clocks\_8226[] table.

GPIO Table -- /kernel/arch/arm/mach-msm/board-8226-gpiomux.c

1. Creating a device tree node

For more details, refer to the device tree source:

/kernel/arch/arm/boot/dts/msm8226.dtsi

NOTE: Currently, there is no ID field to explicitly assign to the UART. Therefore, the first UART registered is ttyHSL0, the second one is ttyHSL1, etc.

```
File to modify:
               /kernel/arch/arm/boot/dts/msm8226.dtsi
              Add a new Device Tree node:
               serial@f991f000 { //0xF991F000 is the UART_DM Base Address
                 compatible = "qcom, msm-lsuart-v14"; //manufacture, model of serial
                reg = <0xf991f000 0x1000>; //Base address UART_DM and size
10
11
                  First Field: 0 SPI interrupt (Shared Peripheral Interrupt)
                   Second Field: Interrupt #
13
                   Third field: Trigger type, keep 0
15
               information:/kernel/Documentation/devicetree/bindings/arm/gic.txt
17
                 interrupts = <0 109 0>;
                 status = "ok"; //Status OK enables it
19
               };
           2. Set up the clocks
              File to modify:
23
              Project Root/kernel/arch/arm/mach-msm/clock-8226.c
24
              Add a clock node:
26
               static struct clk_lookup msm_clocks_8226[] = {
                 //Add node to BLSP1 AHB Clock
28
                 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
29
30
                 Add a node to UART Core clock.
31
                 Note: In clock regime UART clocks are label #1 to #6.
32
33
                 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
34
35
           3. Set up the GPIO
              File to modify:
              Project_Root/kernel/arch/arm/mach-msm/board-8226-gpiomux.c
38
39
              a. Create a configuration structure:
                  static struct gpiomux_setting gpio_uart_config = {
41
```

```
.func = GPIOMUX FUNC 2, //Please look @ GPIO function table for
                  correct function
                     .drv = GPIOMUX_DRV_8MA, //Drive Strength
                     .pull = GPIOMUX_PULL_NONE, //Should be PULL NONE for UART
                   };
               b. Create a GPIO array:
                  static struct msm_gpiomux_config msm_blsp_configs[] __initdata = {
                                   = 8, //BLSP1 UART3 TX
                       .qpio
10
                       .settings = {
11
                         [GPIOMUX_SUSPENDED] = &gpio_uart_config,
12
                       },
                     },
14
                       .gpio
                                          //BLSP1 UART3 RX
16
                       .settings = {
                         [GPIOMUX_SUSPENDED] = &gpio_uart_config,
18
                       },
                     },
20
21
               c. Register the GPIOs:
22
                  void __init msm_8226_init_gpiomux(void)
23
                     rc = msm_gpiomux_init(NR_GPIO_IRQS);
25
                     //Registers the GPIO with GPIO class
27
                     msm_gpiomux_install(msm_blsp_configs,
                  ARRAY_SIZE(msm_blsp_configs));
29
30
           4. Debugging tips
31
               This section describes how to verify the low-speed UART.
32
               a. Checking the registration
33
                  Ensure that the UART is properly registered with the TTY stack. Run the following
34
                  commands:
35
                  adb shell -> start a new shell
36
```

If you do not see your device, check your code modification to ensure that all the information is defined and correct.

ls /dev/ttyHSL\* -> Make sure UART is properly registered

b. Checking the Internal loopback

37 38

39

40

41

42

i Run the following commands to enable loopback:

```
adb shell
                      mount -t debugfs none /sys/kernel/debug -> mount debug fs
                      cd /sys/kernel/debug/msm_serial_hsl
                                                                   -> directory for Low
                      Speed UART
                      echo 1 > loopback.#
                                                                   -> enable loopback. # is
                      device #
                      cat loopback.#
                                                                   -> make sure returns 1
                  ii Open another shell to dump the UART Rx data:
                      adb shell
                      cat /dev/ttyHSL# ->Dump any data UART Receive
10
                  iii Transmit some test data through a separate shell:
11
                      adb shell
12
                      echo "This Document Is Very Much Helpful" > /dev/ttyHSL# -
13
                      >Transfer data
14
                  If the loopback works:
15
```

You will see your test message loop continuously in the command shell until you exit the cat program. This is because of the internal loopback and how the cat program opens the UART.

You can assume the UART is properly configured and only the GPIO settings need to be confirmed.

c. Loopback does not work

16

17

18

19

20

21

22

23

25

27

28

29

30

31

32

33

34

If loopback does not work, check the clock settings.

Before checking the clock, ensure that the UART is still in the Active state. Open the UART from the shell:

```
adb shell
cat /dev/ttyHSL# ->Dump any data UART Receive
```

d. Loopback works, but there is no output

If the loopback works but you do not see any signal output, check the GPIO settings.

# 5.2.3 High-speed UART in the kernel

UART\_DM can be configured as a BAM-based UART. This driver is designed for high-speed, large data transfers such as BlueTooth communication.

#### 5.2.3.1 BLSP BAM address and IRQ

Each BLSP core has a master BAM hardware block and one dedicated IRQ.

#### Table 5-3 BLSP BAM physical address

| BLSP hardware ID | UART Core        | Physical address<br>(BLSP_BAM, IRQ) |
|------------------|------------------|-------------------------------------|
| BLSP1            | BLSP 1 UART[1:6] | 0xF9904000, 238                     |

#### 5.2.3.2 BAM pipe assignment

Each BLSP UART core has two unique pipes (Consumer and Producer) pre-allocated for data mover operations. Table UartPipeAssignment identifies the pipe to use for each BLSP UART\_DM core.

#### Table 5-4 BAM pipe

| BLSP hardware ID | UART Core    | Pipes (Consumer and Producer) |
|------------------|--------------|-------------------------------|
| BLSP1            | BLSP 1 UART1 | 0,1                           |
| BLSP1            | BLSP 1 UART2 | 2,3                           |
| BLSP1            | BLSP 1 UART3 | 4,5                           |
| BLSP1            | BLSP 1 UART4 | 6,7                           |
| BLSP1            | BLSP 1 UART5 | 8,9                           |
| BLSP1            | BLSP 1 UART6 | 10,11                         |

#### 5.2.3.3 Code modification

10

11

12

13

14

17

19

20

22

23

24

25

2.7

29

30

The following examples show how to configure BLSP1\_UART2 as a high-speed UART on the MSM8226 chipset.

Device Tree Source -- /kernel/arch/arm/boot/dts/msm8226.dtsi

Clk Table -- /kernel/arch/arm/mach-msm/clock-8226.c

In this file, update the msm\_clocks\_8226[] table.

GPIO Table -- /kernel/arch/arm/mach-msm/board-8226-gpiomux.c

ARM TrustZone Changes --

/trustzone\_images/core/hwengines/bam/8x26/bamtgtcfgdata\_tz.h

1. Create a device tree node

For detailed information, refer to the Device Tree documentation:

/kernel/Documentation/devicetree/bindings/tty/serial/msm\_serial\_hs.txt.

File to modify:

/kernel/arch/arm/boot/dts/msm8226.dtsi

Or any dts/dtsi file used.

The following elements are the minimum requirement:

```
uart2: uart@f991e000 { //0xF991E000 is the UART_DM Base address for
BLSP1_UART2
    /*
        UART ID, Recommend OEM to use Large ID so does not conflict with
        Qualcomm configured ID.
        cell-index 102 would represent as /dev/ttyHS102
        */
```

```
cell-index = <102>; //UART ID, Recommend OEM to use Large ID # that
               < 255
                   compatible = "gcom, msm-hsuart-v14"; //manufacture, model (must be
               same)
                   status = "ok"; //"ok" or "okay" to enable
                   First Row UART_DM Base and Size always 0x1000
                   Second Row is BAM address, size always 0x19000
                   For BLSP1 UART0:5 Bam Address = 0xF9904000
                   * /
10
                   reg = <0xf991e000 0x1000>,
11
12
                   <0xf9904000 0x19000>;
                   reg-names = "core_mem", "bam_mem"; //Keep the same names
13
14
                   First Field: 0 SPI interrupt (Shared Peripheral Interrupt)
15
                   Second Field: Interrupt #
16
                   Third field: Trigger type, keep 0
17
                   For more
18
               information:/kernel/Documentation/devicetree/bindings/arm/gic.txt
19
                   First Row UART DM IRO #
20
                   Second Row is BAM IRQ
21
                   For BLSP1 UARTO:5 IRQ = 238
22
                   * /
23
                   interrupts = <0 108 0>, <0 238 0>;
24
                   interrupt-names = "core_irq", "bam_irq"; //Keep same
25
                   qcom,bam-tx-ep-pipe-index = <2>; //BAM Consumer Pipe
26
                   qcom,bam-rx-ep-pipe-index = <3>; //BAM Producer Pipe
2.7
                 };
28
29
           2. Set up the clocks
30
      NOTE: This section is based on the MSM8226-ES release. The clocks do not support Device Tree
31
           Format.
32
              File to modify:
33
               Project_Root/kernel/arch/arm/mach-msm/clock-8226.c
34
35
               Add a node to the UART core clock:
36
               static struct clk_lookup msm_clocks_8226[] = {
37
                 //Add node to BLSP1 AHB Clock
```

CLK\_LOOKUP("iface\_clk", gcc\_blsp1\_ahb\_clk.c, "f991e000.uart"),

Note: In clock regime UART clocks are labeled #1 to 6, so UART2 is

38

39

40

42

/\*

Add a node to UART core clock

```
BLSP1 UART 1
                 * /
                 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.uart"),
           3. Set up the GPIO
      NOTE: This section is based on the MSM8226-ES release; currently, the GPIO driver does not fully
6
            support the Device Tree format.
               File to modify:
               Project_Root/kernel/arch/arm/mach-msm/board-8226-gpiomux.c
               a. Create a configuration structure:
10
                   static struct gpiomux_setting gpio_uart_config = {
11
                     .func = GPIOMUX_FUNC_2, //Please look @ GPIO function table for
                   correct function
13
                     .drv = GPIOMUX_DRV_8MA, //Drive Strength
14
                     .pull = GPIOMUX_PULL_NONE, //Should be PULL NONE for UART
15
                   };
16
               b. Create a GPIO array:
                   static struct msm_gpiomux_config msm_blsp_configs[] __initdata = {
19
20
                          .qpio
                                                           /* BLSP2 UART TX */
21
                          .settings = {
22
                                [GPIOMUX SUSPENDED] = &gpio uart config,
23
                          },
24
                     },
25
                     {
26
                          .gpio
                                      = 5,
                                                          /* BLSP2 UART RX */
27
                          .settings = {
28
                                [GPIOMUX SUSPENDED] = &gpio_uart_config,
29
                          },
30
                     },
31
32
                          .gpio
                                      = 6,
                                                          /* BLSP2 UART CTS */
33
                          .settings = {
34
                                [GPIOMUX SUSPENDED] = &gpio uart config,
35
                          },
36
                     },
37
38
                                      = 7,
                                                          /* BLSP2 UART RFR */
                          .gpio
39
                          .settings = {
40
                                [GPIOMUX_SUSPENDED] = &gpio_uart_config,
41
                          },
42
```

```
},
               c. Register the GPIOs:
                  void __init msm_8226_init_gpiomux(void)
                    rc = msm gpiomux init(NR GPIO IRQS);
                     /*
                      Make sure the same GPIO # not registered twice or used by
                       another subsystem such as modem.
10
11
                     msm_gpiomux_install(msm_blsp_configs,
12
                  ARRAY_SIZE(msm_blsp_configs));
14
           4. Change TrustZone
15
               Each BLSP can be used by any subsystem such as Modem and LPASS. It is important to give
16
               ownership of the BAM Pipes to Applications processor.
17
               File to modify:
18
               /trustzone_images/core/hwengines/bam/8226/bamtgtcfgdata_tz.h
2.0
               Allocate BLSP BAM pipes with the applications core:
21
22
                 bam_tgt_blsp1_secconfig = BLSP1 Core
23
                 Each Bit You set represent Pipe #.
25
                   For example Bit 0 = Pipe # 0
                                Bit 5 = Pipe # 5
27
                 Any bit set on TZBSP_VMID_AP owns by APPs
29
               * /
               bam_sec_config_type bam_tgt_blsp1_secconfig =
31
               {
                   { //Since BLSP1_UART2 is pipe 2, 3. Bit 2, 3 should be set to APPS
33
                        {0x00C0FFFF, TZBSP_VMID_AP}, //Bit 2,3 Should be Set
                        {0x003F0000, TZBSP_VMID_LPASS } //Make sure Bit 2,3 is Cleared
35
                   }
36
           };
37
```

#### 5.2.3.4 Debugging tips

38

39

40

This section describes how to verify the high-speed UART.

Check the registration

Ensure that the UART is properly registered with the TTY stack. Run the following commands:

```
adb shell -> start a new shell
ls /dev/ttyHS* -> Make sure UART is properly registered
```

If you do not see your device, check your code modification to ensure that all the information is defined and correct.

- Check the Internal loopback
  - a. Run the following commands to enable loopback:

```
adb shell
mount -t debugfs none /sys/kernel/debug -> mount debug fs
cd /sys/kernel/debug/msm_serial_hs -> directory for High Speed
UART
echo 1 > loopback.# -> enable loopback. # is
device #
cat loopback.# -> make sure returns 1
```

b. Open another shell to dump the UART Rx data:

```
adb shell
cat /dev/ttyHS# ->Dump any data UART Receive
```

c. Transmit some test data through a separate shell:

```
adb shell
echo "This Is A Helpful Document" > /dev/ttyHS# ->Transfer data
```

If the loopback works:

You will see your test message loop continuously in the command shell until you exit the cat program. This is because of the internal loopback and how the cat program opens the UART.

You can assume the UART is properly configured and only the GPIO settings need to be confirmed.

- Loopback does not work
  - □ Ensure that the applications processor can access the designated pipe.

#### Table 5-5 BAM pipe

| BLSP Pipe | PIPE_TRUST_REG | PIPE_CTRL_REG |
|-----------|----------------|---------------|
| BLSP1_P 0 | 0xF9905030     | 0xF9905000    |
| BLSP1_P 1 | 0xF9906030     | 0xF9906000    |
| BLSP1_P 2 | 0xF9907030     | 0xF9907000    |
| BLSP1_P 3 | 0xF9908030     | 0xF9908000    |
| BLSP1_P 4 | 0xF9909030     | 0xF9909000    |
| BLSP1_P 5 | 0xF990a030     | 0xF990a000    |

32

10

11

12

13

14

16

17

18

19

20

21

2.2

23

24

25

26

27

29

30

31

```
Once the system boots up, attach a JTAG to the RPM and CortexA7 cores (t32 cmd:
                    sys.m.a).
                    Break all the CortexA7 cores (t32 cmd: b).
                    Turn on the BLSP_AHB_CLK by ensuring that bits 17 and 15 are set for the
                    APCS_CLOCK_BRANCH_ENA_VOTE register
                    (APCS\_CLOCK\_BRANCH\_ENA\_VOTE = 0xFC401484).
      NOTE: Only Bit 17 is required for the MSM8x26 Chipset.
                 □ Ensure that BLSP_PIPE_TRUST_REG is set to zero for applications processor. (Read
                    using Secure mode.)
10
                    D AZ:0xF9907030 -- BLSP1 pipe 2 \\
11
                    D AZ:0xF9908030 -- BLSP1 pipe 3
12
13
                 ☐ Ensure that you can read/write to PIPE\_CTRL\_REG in Non-secure mode.
14
                    D.S A:0x0:0xF9907000 \%LE \%LONG 0xABCD -- Writing pipe 2 \\
15
                    D.S A:0x0:0xF9908000 \ \%LE \%LONG 0xABCD -- Writing pipe 3 \\
16
                    data.in A:0xF9907000 /long -- Reading pipe 2 \\
                    data.in A:0xF9908000 /long -- Reading pipe 3
18
19
                    If the above test failed, check the TrustZone modifications.
2.0
21

    Check the clock settings

                Before checking the clock, ensure that the UART is still in the Active state. Open the UART
23
                from the shell:
24
                adb shell
25
                cat /dev/ttyHS# ->Dump any data UART Receive
26
             ■ Loopback works, but there is no output
                If the loopback works but you do not see any signal output, check the GPIO settings.
28
                Optional configurations
29
                Once basic UART functionality is verified, you can add the following settings to enhance the
                UART_DM functionality.
31
             ■ Runtime GPIO configuration
32
                Optionally, the UART driver supports runtime GPIO configuration so that during the Active
33
                state, the GPIO is configured as UART mode. During the Suspend state, the GPIO is
34
                converted back to the default, user-specified Suspend/Power Saving mode.
35
                File to modify:
36
                Project_Root/kernel/arch/arm/mach-msm/board-8226-gpiomux.c
38
                d. Create a GPIO active/suspend configuration structure.
39
```

```
//GPIO Configuration during Active State
                    static struct gpiomux_setting gpio_uart_active_config = {
                      .func = GPIOMUX_FUNC_2, //Please look @ GPIO function table for
                  proper value.
                      .drv = GPIOMUX DRV 8MA, //Drive Strength
                      .pull = GPIOMUX_PULL_NONE, //Should be PULL NONE
                   //Obtain recommended suspend settings from HW engineer
                    static struct gpiomux_setting gpio_uart_suspend_config = {
                      .func = GPIOMUX_FUNC_GPIO, //SUSPEND Configuration
                      .drv = GPIOMUX DRV 2MA, //Drive Strength
11
                      .pull = GPIOMUX_PULL_NONE, //PULL Configuration
12
                    };
13
              e. Create a GPIO array.
16
                    static struct msm_gpiomux_config msm_blsp_configs[] __initdata = {
17
18
                                                        /* BLSP2 UART TX */
                         .gpio
                         .settings = {
20
                    [GPIOMUX_ACTIVE] =
                                           &gpio_uart_active_config,
21
                    [GPIOMUX_SUSPENDED] = &gpio_uart_suspend_config,
22
23
                      },
24
                        .gpio
                                                        /* BLSP2 UART RX */
26
                         .settings = {
27
                    [GPIOMUX_ACTIVE] =
                                           &gpio_uart_active_config,
28
                    [GPIOMUX_SUSPENDED] = &gpio_uart_suspend_config,
29
                        },
30
                      },
31
32
                                                        /* BLSP2 UART CTS */
                         .gpio
33
                         .settings = {
34
                    [GPIOMUX_ACTIVE] =
                                           &gpio_uart_active_config,
35
                    [GPIOMUX_SUSPENDED] = &gpio_uart_suspend_config,
36
                        },
37
                      },
38
                      {
39
                                                        /* BLSP2 UART RFR */
40
                        .qpio
                        .settings = {
                    [GPIOMUX_ACTIVE] =
                                           &gpio_uart_active_config,
42
                    [GPIOMUX_SUSPENDED] = &gpio_uart_suspend_config,
43
                        },
```

```
},
               f. Register the GPIOs.
                   void __init msm_8226_init_gpiomux(void)
                     rc = msm gpiomux init(NR GPIO IRQS);
                     //Registers the GPIO with GPIO class
                     msm_gpiomux_install(msm_blsp_configs,
                   ARRAY_SIZE(msm_blsp_configs));
10
11
               g. Add GPIO numbers to the Device Tree.
                   File to modify:
13
                   /kernel/arch/arm/boot/dts/msm8226.dtsi
14
                   Or any dts/dtsi file used.
15
                   The following additional settings to the Device Tree are required to enable runtime GPIO
16
                   configuration with the UART core.
17
18
                     //Add following additional nodes to enable RunTime GPIO
19
                   Configuration
20
                     uart2: uart@f991e000 { //0xF991E000 is the UART_DM Base address for
21
                   BLSP1_UART2
2.2
                       /*
                       Please look @
24
                   /kernel/Documentation/devicetree/bindings/gpio/gpio-msm.txt
25
                       for more info on how to specify GPIO
26
                       First Field = Controller name
27
                       Second Field = GPIO #
28
                       Third Field = Not Used.
29
                       * /
30
                       qcom,tx-gpio = <&msmgpio 4 0>;
31
                       qcom,rx-gpio = <&msmgpio 5 0>;
32
33
                       qcom,cts-gpio = <&msmgpio 6 0>;
                       gcom,rfr-gpio = <&msmgpio 7 0>;
34
                     };
35
36
            For the latest details, refer to the Device Tree documentation:
37
```

/kernel/Documentation/devicetree/bindings/tty/serial/msm\_serial\_hs.txt.

38

# 6 Serial Peripheral Interface

This chapter describes the Serial Peripheral Interface (SPI) and explains how to configure it in the kernel.

#### 6.1 Hardware overview

#### 6.1.1 SPI core

10

11

12

14

15

1.8

19

20

21

The SPI allows full-half-duplex, synchronous, serial communication between a master and slave. There is no explicit communication framing, error checking, or defined data word length.

#### Key features:

- Supports up to 48 MHz
- Supports 4 to 32 bits per word of transfer
- Supports a maximum of four Chip Selects (CS) per bus
- Supports BAM (new for MSM8x26 chipsets)

#### Table 6-1 Base address

| BLSP hardware ID | QUP Core     | Physical address |
|------------------|--------------|------------------|
| BLSP1            | BLSP 1 QUP 1 | 0xF9923000       |
| BLSP1            | BLSP 1 QUP 2 | 0xF9924000       |
| BLSP1            | BLSP 1 QUP 3 | 0xF9925000       |
| BLSP1            | BLSP 1 QUP 4 | 0xF9926000       |
| BLSP1            | BLSP 1 QUP 5 | 0xF9927000       |
| BLSP1            | BLSP 1 QUP 6 | 0xF9928000       |

The SPI core shares the same base address as the QUP core; or the correct values.

### 6.2 Software overview

### 6.2.1 Configuring the QUP core as SPI in the kernel

This section describes the steps required to configure and use any of the QUP cores available in the MSM8x26 chipset as an SPI device.

By default, Qualcomm has preconfigured BLSP1\_QUP0 as SPI. For more detailed information, refer to /kernel/arch/arm/boot/dts/msm8226.dtsi.

#### 6.2.1.1 Code modification

```
The following examples show how to configure BLSP1_QUP1 as SPI for the MSM8226 chipset.
           The same methods can be applied to the MSM8x26 chipset, but with the following modifications:
           Device Tree Source -- /kernel/arch/arm/boot/dts/msm8226.dtsi
           Clk Table -- /kernel/arch/arm/mach-msm/clock-8226.c
           In this file, update the msm_clocks_8226[] table.
           GPIO Table -- /kernel/arch/arm/mach-msm/board-8226-gpiomux.c
           TrustZone Changes --
           /trustzone images/core/hwengines/bam/8x26/bamtgtcfgdata tz.h
           1. Creating a device tree
10
               File to modify:
11
               /kernel/arch/arm/boot/dts/msm8226.dts
12
13
               Add a new Device Tree node:
14
               spi 0: spi@f9923000 { /* BLSP1 QUP1 */
15
                    compatible = "qcom,spi-qup-v2";//Manufactur and Model
16
                    #address-cells = <1>;
17
                    \#size-cells = <0>;
18
                    reg-names = "spi_physical", "spi_bam_physical";
19
                    reg = <0xf9923000 0x1000>,//Base address for BLSP1 QUP1 and size
20
                           <0xf9904000 0xF000>;
21
                    interrupt-names = "spi_irq", "spi_bam_irq";
22
                    interrupts = <0 95 0>, <0 238 0>;
23
                                 /*
2.4
                                First Field: 0 SPI interrupt (Shared Peripheral
25
               Interrupt)
                                Second Field: Interrupt #
27
                                Third field: Trigger type, keep 0
28
                                For more
29
               information:/kernel/Documentation/devicetree/bindings/arm/gic.txt
30
31
                    spi-max-frequency = <19200000>;//Maximum supported frequency in HZ
33
                    qpios = < \&msmqpio 3 0>, /* CLK */
35
                          <&msmgpio 1 0>, /* MISO */
                          <&msmgpio 0 0>; /* MOSI */
37
                    cs-qpios = <&msmqpio 22 0>;
39
                    gcom,infinite-mode = <0>;
                    qcom,use-bam;
41
                    qcom, ver-reg-exists;
42
```

```
gcom,bam-consumer-pipe-index = <12>;// BAM consumer PIPE
                    qcom,bam-producer-pipe-index = <13>;// BAM producer PIPE
               };
              For latest detail please follow
               /kernel/Documentation/devicetree/bindings/spi/spi_qsd.txt.
           2. Set the clocks
               This step describes how to modify the clock table.
              File to modify:
               Project_Root/kernel/arch/arm/mach-msm/clock-8226.c
11
              Add a clock node:
12
               static struct clk_lookup msm_clocks_8226[] = {
13
                 //Add node to BLSP1 AHB Clock
14
                 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.spi"),
15
                 /*
                 Add a node to QUP Core clock.
17
                 * /
                 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, "f9923000.spi"),
19
           3. Set the GPIO
20
              File to modify:
21
               Project Root/kernel/arch/arm/mach-msm/board-8226-gpiomux.c
22
23
              Create a configuration structure:
24
               static struct gpiomux_setting gpio_spi_config = {
25
                 .func = GPIOMUX_FUNC_1, //Please look @ GPIO function table for
26
               correct function
2.7
                 .drv = GPIOMUX_DRV_8MA, //Drive Strength
                 .pull = GPIOMUX_PULL_NONE, //Should be PULL NONE
29
               };
31
           4. Create a GPIO array
32
               static struct msm_gpiomux_config msm_blsp_configs[] __initdata = {
34
                   .gpio
                               = 0, //BLSP1_QUP1 MOSI
                   .settings = {
36
                     [GPIOMUX_SUSPENDED] = &gpio_spi_config,
                   },
38
                 },
40
                               = 1, //BLSP1_QUP5 MISO
                   .gpio
```

```
.settings = {
                     [GPIOMUX_SUSPENDED] = &gpio_spi_config,
                   },
                 },
                                = 2, //BLSP1_QUP5 CS
                   .gpio
                   .settings = {
                     [GPIOMUX_SUSPENDED] = &gpio_spi_cs_config,
                   },
                 },
10
11
                   .gpio
                                = 3.
                                      //BLSP1 QUP5 CLK
12
                   .settings = {
13
                     [GPIOMUX_SUSPENDED] = &gpio_spi_config
14
                   },
15
                 },
16
17
               Register the GPIOs:
18
               void __init msm_8226_init_gpiomux(void)
19
20
                 rc = msm_gpiomux_init(NR_GPIO_IRQS);
21
22
                 //Registers the GPIO with GPIO class
23
                 msm_gpiomux_install(msm_blsp_configs, ARRAY_SIZE(msm_blsp_configs));
25
26
```

For the latest details, refer to the Device Tree documentation:

/kernel/Documentation/devicetree/bindings/spi/spi\_qsd.txt.

#### 6.2.2 Quick verification

28

29

30 31

If you enter all the information properly, you should see the SPI bus registered under /sys/class/spi\_master/spi, where cell-index matches the bus number.

```
adb shell --> Get adb shell
32
           cd /sys/class/spi_master to list all the spi master
33
           root@android:/sys/class/spi_master # ls
34
           ls
35
           spi0
36
           spi6
37
           spi7
38
```

#### 6.2.2.1 Registering a slave device using the device tree

Once the SPI bus is registered, you can create a slave device driver and register it with the SPI master. For examples of SPI slave devices, refer to the following files:

```
/kernel/arch/arm/boot/dts/msm8226.dts
/kernel/Documentation/devicetree/bindings/spi/spi_qsd.txt
/kernel/Documentation/devicetree/bindings/spi/spi-bus.txt
```

The following example shows the minimum requirements for registering a slave device.

1. Create a Device Tree Node

```
File to modify:
```

```
/kernel/arch/arm/boot/dts/msm8226.dts
```

Add a new Device Tree node:

10

11 12

14

15

16

18 19

20

21

2.2

23 24

25

26

2.7

28

29

3.0

31

32

33

35

37

38

39

40

41

42

43

```
spi@f9923000 {
    qcom-spi-test@0 { //Slave driver and CS ID
      compatible = "qcom, spi-test"; //Manufacture, and Model
     reg = <0>; //Same as CS ID
      spi-max-frequency = <4800000>; //Max Frequency for Device
      * Following elements are optional.
                                          For more detail respect to
      * SPI please see
/kernel/Documentation/devicetree/bindings/spi/spi-bus.txt
      * For general settings respect to device tree look @ sdcc device
tree
      spi-cpol; //CPOL bit set for SPI polarity
      spi-cpha; //CPHA bit set for SPI Phase
      spi-cs-high; //CS Active High
      interrupt-parent = <&msmgpio>; //GPIO Handler
      interrupts = <61 0>; //GPIO # and flags
      qcom_spi_test,irq-gpio = <&msmgpio 61 0x00>; //Pass a GPIO
    };
  };
```

#### 2. Sample Slave Device Driver

```
#include <linux/module.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/spi/spi.h>
#include <linux/interrupt.h>
#include <linux/slab.h>
#include <linux/gpio.h>
#include <linux/debugfs.h>
```

```
#include <linux/seq_file.h>
               #include <linux/regulator/consumer.h>
               #include <linux/string.h>
               #include <linux/of_gpio.h>
               #ifdef CONFIG_OF //Open firmware must be defined for dts useage
               static struct of_device_id qcom_spi_test_table[] = {
               { .compatible = "qcom,spi-test",}, //Compatible node must match dts
               { },
               };
10
               #else
11
               #define qcom_spi_test_table NULL
12
               #endif
13
14
15
               #define BUFFER_SIZE 4<<10</pre>
16
               struct spi_message spi_msg;
17
               struct spi_transfer spi_xfer;
18
              u8 *tx_buf; //This needs to be DMA friendly buffer
19
               static int spi_test_transfer(struct spi_device *spi)
20
21
               spi_message_init(&spi_msg);
22
23
               spi_xfer.tx_buf = tx_buf;
24
               spi_xfer.len = BUFFER_SIZE;
               spi_xfer.bits_per_word = 8;
26
               spi_xfer.speed_hz = spi->max_speed_hz;
28
               spi_message_add_tail(&spi_xfer, &spi_msg);
29
30
               return spi_sync(spi, &spi_msg);
32
34
               static int __devinit spi_test_probe(struct spi_device *spi)
35
               {
36
               int irq_gpio = -1;
38
               int irq;
39
               int cs;
40
               int cpha,cpol,cs_high;
41
               u32 max_speed;
42
43
               dev_err(&spi->dev, "s\n", __func__);
44
```

```
//allocate memory for transfer
              tx_buf = kmalloc(BUFFER_SIZE, GFP_ATOMIC);
              if(tx_buf == NULL){
                   dev_err(&spi->dev, "s: mem alloc failed\n", __func__);
                   return -ENOMEM;
              //Parse data using dt.
              if(spi->dev.of_node){
                irq_gpio = of_get_named_gpio_flags(spi->dev.of_node,
10
              "qcom_spi_test,irq-gpio", 0, NULL);
11
12
              irq = spi->irq;
13
              cs = spi->chip_select;
              cpha = ( spi->mode & SPI_CPHA ) ? 1:0;
15
              cpol = ( spi->mode & SPI_CPOL ) ? 1:0;
              cs_high = ( spi->mode & SPI_CS_HIGH ) ? 1:0;
17
              max_speed = spi->max_speed_hz;
18
              dev_err(&spi->dev, "gpio [d] irq [d] gpio_irq [d] cs [x] CPHA [x] CPOL
19
              [x] CS_HIGH [x]\n",
20
                   irq_gpio, irq, gpio_to_irq(irq_gpio), cs, cpha, cpol, cs_high);
21
22
              dev_err(&spi->dev, "Max_speed [d]\n", max_speed );
23
24
              //Once you have a spi_device structure you can do a transfer anytime
25
26
              spi->bits per word = 8;
              dev_err(&spi->dev, "SPI sync returned [d]\n", spi_test_transfer(spi));
2.7
              return 0;
28
29
30
31
              //SPI Driver Info
              static struct spi_driver spi_test_driver = {
33
34
               .driver = {
                    .name
                              = "gcom_spi_test",
35
                    .owner
                              = THIS_MODULE,
36
                    .of_match_table = qcom_spi_test_table,
37
              },
              .probe
                              = spi_test_probe,
39
              };
40
41
              static int __init spi_test_init(void)
43
44
              return spi_register_driver(&spi_test_driver);
45
```

```
static void __exit spi_test_exit(void)

static void __exit spi_test_exit(void)

{
spi_unregister_driver(&spi_test_driver);
}

module_init(spi_test_init);
module_exit(spi_test_exit);

MODULE_DESCRIPTION("SPI TEST");
MODULE_LICENSE("GPL v2");
```

In the kernel log, the following message indicates the Device Tree was successfully configured.

### 6.2.3 Optional: enable data mover mode (BAM)

The SPI can operate in Data Mover mode (BAM) or FIFO-based mode. If large amounts of data are to be transferred, Qualcomm recommends enabling BAM to offload the CPU.

#### 6.2.3.1 BLSP BAM address and IRQ

Each BLSP core has a master BAM hardware block and one dedicated IRQ.

#### Table 6-2 BLSP BAM Physical Address

| BLSP HW ID | QUP Cores      | BLSP_BAM, IRQ  |
|------------|----------------|----------------|
| BLSP1      | BLSP1_QUP[1:6] | 0xF9904000,238 |

#### Table 6-3 BAM pipe assignment

| BLSP HW ID | QUP Cores   | PIPE(in, out) |
|------------|-------------|---------------|
| BLSP1      | BLSP1_QUP_1 | 12,13         |
| BLSP1      | BLSP1_QUP_2 | 14,15         |
| BLSP1      | BLSP1_QUP_3 | 16,17         |
| BLSP1      | BLSP1_QUP_4 | 18,19         |
| BLSP1      | BLSP1_QUP_5 | 20,21         |
| BLSP1      | BLSP1_QUP_6 | 22,23         |

27

14

15

16

17

18

19

20

21

22

23

24

25

26

Each BLSP QUP core has two unique pipes (Consumer and Producer) pre-allocated for data mover operations. The MSM8x26 chipset contains only one BLSP core.

#### 6.2.3.2 Code Modification

This section describes how to enable BAM mode for the SPI.

1. Device Tree modification:

The following additional settings to the Device Tree are required to enable BAM with SPI core:

For latest detail, please follow

```
/kernel/Documentation/devicetree/bindings/spi/spi gsd.txt
                 //Add following additional nodes device tree to enable BAM
10
                spi@f9923000 {
11
                   /*
                  Modify the reg field as below to add BLSP BAM base address.
13
                  First Row BLSP QUP Base and Size always 0x1000
                   Second Row is BAM address, size always 0x19000
15
                   For BLSP1 QUP0:5 Bam Address = 0xF9904000
                   * /
17
                   reg = <0xf9928000 0x1000>,
                         <0xf9904000 0x19000>;
19
                   reg-names = "spi_physical", "spi_bam_physical"; //Keep the same
21
              names
22
23
24
                  Replace the interrupt field.
25
                   First Field: 0 SPI interrupt (Shared Peripheral Interrupt)
                   Second Field: Interrupt #
2.7
                   Third field: Trigger type, keep 0
28
                   For more
29
              information:/kernel/Documentation/devicetree/bindings/arm/gic.txt
30
                  First Row BLSP_QUP IRQ #
31
                   Second Row is BAM IRQ
32
                   For BLSP1 QUP0:5 IRQ = 238
33
                   * /
34
                   interrupts = <0 100 0>, <0 238 0>;
35
                   interrupt-names = "spi_irq", "spi_bam_irq"; //Keep same
36
37
38
                   Add Consumer and Producer Pipes
39
                   * /
40
                   qcom,use-bam; //enable BAM-mode
41
```

```
qcom,bam-consumer-pipe-index = <22>; //Consumer PIPE from table
MSM8226 BLSP SPI Pipe Assignment
  qcom,bam-producer-pipe-index = <23>; //Producer PIPE from table
MSM8226 BLSP SPI Pipe Assignment
  qcom,ver-reg-exists; //Version register exists (True for 8226)
};
```

#### 2. TrustZone Changes:

Each BLSP can be used by any subsystem such as Modem and LPASS. It is important to give ownership of the BAM pipes to applications processor.

File to modify:

/trustzone\_images/core/hwengines/bam/8226/bamtgtcfgdata\_tz.h

Allocate BLSP BAM pipes with the applications core:

#### 3. Debugging Tips

If FIFO mode SPI works but BAM mode SPI does not work, ensure that the application processor can access the designated pipes.

Once the system boots up, attach a JTAG to the RPM and CortexA7 cores (t32 cmd: sys.m.a).

Break all the CortexA7 cores (t32 cmd: b).

Turn on the BLSP\_AHB\_CLK by ensuring that bits 17 and 15 are set for the APCS\_CLOCK\_BRANCH\_ENA\_VOTE register (APCS\_CLOCK\_BRANCH\_ENA\_VOTE = 0xFC401484).

□ Ensure that BLSP\_PIPE\_TRUST\_REG is set to zero for applications processor. (Read using Secure mode.)

```
D AZ:0xF9905030 -- BLSP1 pipe 12 \\
D AZ:0xF9906030 -- BLSP1 pipe 13

Ensure that you can read/write to PIPE_CTRL_REG in Non-secure mode.

D.S A:0x0:0xF9905000 \LE \LONG 0xABCD -- Writing pipe 12 \\
D.S A:0x0:0xF9906000 \LE \LONG 0xABCD -- Writing pipe 13 \\
data.in A:0xF9905000 /long -- Reading pipe 12 \\
data.in A:0xF9906000 /long -- Reading pipe 23

If the above test failed, check the TrustZone modifications.
```

# 7 Camera

This chapter provides the information for OEM manufacturers to port the Camera module on MSM8x26 build. MSM8x26 has one VFE(4.0 lite), and support both Bayer camera and SOC camera module. We will focus on how to port a Bayer camera to MSM8x26 platform.

### 7.1 Introduction

Device tree is introduced to MSM8x26 build to describe the hardware info instead of legacy kernel driver. There are several parts which need to be modified to port a new camera module to MSM 8x26 platform. It gives a guideline about how to bring up camera on a new hardware platform below. We assume to bring up sensor s5k3l1yx in this document.

The camera driver consists of a kernel part and a userspace part. The kernel part driver is shown as device tree source file and a kernel driver. The postfix "\_lib" will be used for the userspace driver instead of "\_u". To bring up a new sensor, we need to modify/add following files for sensor s5k3l1yx.

Kernelspace camera device tree source file:

/kernel/arch/arm/boot/dts/msm8226-camera-sensor-liquid.dtsi

Kernelspace camera driver file:

/kernel/drivers/media/video/msmb/sensor/s5k3l1yx.c

19 20

10

11

12

13

14

15 16

17

User space camera driver:

/vendor/qcom/proprietary/mm-camera/mm-camera2/mediacontroller/modules/sensors/sensor\_libs/s5k311yx/s5k311yx lib.c

22

24

NOTE: Files below will not be used for MSM8x26 anymore.

```
/vendor/qcom/proprietary/mm-
camera/server/hardware/sensor/s5k3llyx/s5k3llyx_u.c
/vendor/qcom/proprietary/mm-
camera/server/hardware/sensor/s5k3llyx/s5k3llyx_u.h
```

30

# 7.2 Kernel porting

### 7.2.1 Device tree porting

Sensor-specific information is described in one of the following device tree files. The sensor information depends on the camera sensor used on your project:

/arch/arm/boot/dts/msm8x26-camera-sensor.dtsi

This file contains the basic sensor hardware information that needs to be defined, following is the sample code and description for each field.

#### **Table 7-1 Camera properties**

| Properties                  | Description                                                                                 | Sample Codes                             | Suggestion for OEMs                         |
|-----------------------------|---------------------------------------------------------------------------------------------|------------------------------------------|---------------------------------------------|
| compatible                  | should be "qcom" followed by sensor name                                                    | compatible = "qcom,s5k3l1yx";            | Same as the sensor name used in the project |
| reg                         | should contain i2c slave address of the camera sensor and length of data field which is 0x0 | reg = <0x6e 0x0>;                        |                                             |
| qcom,slave-id               | should contain i2c slave address, device id address and expected id read value              | qcom,slave-id = <0x6e<br>0x0 0x3121>;    |                                             |
| qcom,csiphy-sd-<br>index    | should contain csiphy instance that will used to receive sensor data - 0, 1                 | qcom,csiphy-sd-index = <0>;              |                                             |
| qcom,csid-sd-index          | should contain csid core instance that will used to receive sensor data - 0, 1              | qcom,csid-sd-index = <0>;                |                                             |
| qcom,led-flash-sd-<br>index | should contain phandle to flash source node if flash is supported for this sensor           | qcom,flash-src-index =<br><&led_flash0>; |                                             |
| qcom,mount-angle            | should contain the physical mount angle of<br>the sensor on the target - 0, 90, 180, 360    | qcom,mount-angle = <0>;                  |                                             |
| qcom,sensor-name            | should contain unique sensor name to differentiate from other sensor                        | qcom,sensor-name = "s5k3l1yx";           | Same as the compatible field.               |

| Properties                    | Description                                                                                                                                                                                                                                | Sample Codes                                                       | Suggestion for OEMs                       |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------|
| cam_vdig-supply               | - cam_vdig-supply : should contain regulator from which digital voltage is supplied                                                                                                                                                        | cam_vdig-supply =<br><&pm8941_l3>;                                 | The parameters are based on the HW design |
| cam_vana-supply               | - cam_vana-supply : should contain regulator from which analog voltage is supplied                                                                                                                                                         | cam_vana-supply =<br><&pm8941_l17>;                                |                                           |
| cam_vio-supply                | - cam_vio-supply : should contain regulator from which IO voltage is supplied                                                                                                                                                              | cam_vio-supply =<br><&pm8941_lvs3>;                                |                                           |
| cam_vaf-supply                | - cam_vaf-supply : should contain regulator from which AF voltage is supplied                                                                                                                                                              | cam_vaf-supply =<br><&pm8941_l23>;                                 |                                           |
| qcom,cam-vreg-<br>name        | - qcom,cam-vreg-name : should contain<br>names of all regulators needed by this<br>sensor                                                                                                                                                  | qcom,cam-vreg-name = "cam_vdig", "cam_vio", "cam_vana", "cam_vaf"; |                                           |
| qcom,cam-vreg-type            | - "cam_vdig", "cam_vana", "cam_vio", "cam_vaf" - qcom,cam-vreg-type: should contain regulator type for regulators mentioned in qcom,cam-vreg-name (in same order) - "cam_vdig", "cam_vana", "cam_vio", "cam_vaf" - 0 for LDO and 1 for LVS | qcom,cam-vreg-type = <0<br>1 0 0>;                                 |                                           |
| qcom,cam-vreg-min-<br>voltage | - qcom,cam-vreg-min-voltage : should contain minimum voltage level for regulators mentioned in qcom,cam-vregname property (in the same order)                                                                                              | qcom,cam-vreg-min-<br>voltage = <1225000 0<br>2850000 3000000>;    |                                           |
| qcom,cam-vreg-max-<br>voltage | - qcom,cam-vreg-max-voltage : should contain maximum voltage level for regulators mentioned in qcom,cam-vregname property (in the same order)                                                                                              | qcom,cam-vreg-max-<br>voltage = <1225000 0<br>2850000 3000000>;    |                                           |
| qcom,cam-vreg-op-<br>voltage  | - qcom,cam-vreg-op-mode : should contain optimum voltage level for regulators mentioned in qcom,cam-vreg-name property (in the same order)                                                                                                 | qcom,cam-vreg-op-mode<br>= <105000 0 80000<br>100000>;             |                                           |

| Properties                  | Description                                                                                                                                                 | Sample Codes                                          | Suggestion for OEMs                                      |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------|
| qcom,gpio-no-mux            | - qcom,gpio-no-mux : should contain field to indicate whether gpio mux table is available  - 1 if gpio mux is not available, 0                              | qcom,gpio-no-mux = <0>;                               | The parameters are based on the HW design, do not change |
| gpios                       | - gpios : should contain phandle to gpio<br>controller node and array of #gpio-cells<br>specifying specific gpio (controller specific)                      | gpios = <&msmgpio 15<br>0>,                           | unless really necessary.                                 |
| qcom,gpio-reset             | - qcom,gpio-reset: should contain index to gpio used by sensors reset_n                                                                                     | qcom,gpio-reset = <1>;                                |                                                          |
| qcom,gpio-req-tbl-<br>num   | - qcom,gpio-req-tbl-num : should contain index to gpios specific to this sensor                                                                             | qcom,gpio-req-tbl-num = <0 1>;                        |                                                          |
| qcom,gpio-req-tbl-<br>flags | - qcom,gpio-req-tbl-flags : should contain<br>direction of gpios present in qcom,gpio-req-<br>tbl-num property (in the same order)                          | qcom,gpio-req-tbl-flags = <1 0>;                      |                                                          |
| qcom,gpio-req-tbl-<br>label | - qcom,gpio-req-tbl-label : should contain<br>name of gpios present in qcom,gpio-req-<br>tbl-num property (in the same order)                               | qcom,gpio-req-tbl-label = "CAMIF_MCLK", "CAM_RESET1"; |                                                          |
| qcom,gpio-set-tbl-<br>num   | - qcom,gpio-set-tbl-num : should contain index of gpios that need to be configured by msm                                                                   | qcom,gpio-set-tbl-num = <1 1>;                        |                                                          |
| qcom,gpio-set-tbl-<br>flags | - qcom,gpio-set-tbl-flags : should contain value to be configured for the gpios present in qcom,gpio-set-tbl-num property (in the same order)               | qcom,gpio-set-tbl-flags = <0 2>;                      |                                                          |
| qcom,gpio-set-tbl-<br>delay | - qcom,gpio-set-tbl-delay : should contain<br>amount of delay after configuring gpios as<br>specified in gpio_set_tbl_flags property (in<br>the same order) | qcom,gpio-set-tbl-delay = <1000 30000>;               |                                                          |
|                             |                                                                                                                                                             |                                                       |                                                          |
|                             |                                                                                                                                                             |                                                       |                                                          |
|                             |                                                                                                                                                             |                                                       |                                                          |
|                             |                                                                                                                                                             |                                                       |                                                          |

| Properties               | Description                                                                                     | Sample Codes                     | Suggestion for OEMs |
|--------------------------|-------------------------------------------------------------------------------------------------|----------------------------------|---------------------|
| qcom,csi-lane-assign     | - qcom,csi-lane-assign : should contain lane assignment value to map CSIPHY lanes to CSID lanes | qcom,csi-lane-assign = <0x4320>; |                     |
| qcom,csi-lane-mask       | - qcom,csi-lane-mask : should contain lane<br>mask that specifies CSIPHY lanes to be<br>enabled | qcom,csi-lane-mask = <0x1F>;     |                     |
| qcom,sensor-<br>position | should contain the mount angle of the camera sensor - 0 -> back camera - 1 -> front camera      | qcom,sensor-position = <0>;      |                     |
| qcom,sensor-mode         | should contain format of data that sensor streams - 0 -> bayer format - 1 -> yuv format         | qcom,sensor-mode = <1>;          |                     |
| status = "ok";           | Camera module status                                                                            | status = "ok";                   | Keep<br>unchanged.  |

Following is a sample device tree source file for camera sensor s5k3l1yx.

```
&cci {
              /*6e is the I2C slave Id of the sensor*/
              qcom,camera@6e {
                 compatible = "qcom,s5k3l1yx";
                 reg = <0x6e 0x0>;
                 qcom, slave-id = <0x6e 0x0 0x3121>;
                 qcom,csiphy-sd-index = <0>;
                 qcom,csid-sd-index = <0>;
                 /*
11
                  - led_flash0, led_flash1 which is defined in
12
           ./arch/arm/boot/dts/msm8226-camera.dtsi
13
                 * /
14
                 qcom,flash-src-index = <&led_flash0>;
15
16
                 qcom,mount-angle = <0>;
17
18
                 qcom,sensor-name = "s5k3l1yx";
19
                 pm8941_13 is defined in ./arch/arm/boot/dts/msm8226-regulator.dtsi
20
                  * /
21
                 cam_vdig-supply = <&pm8941_13>;
22
                 cam_vana-supply = <&pm8941_l17>;
23
```

```
cam_vio-supply = <&pm8941_lvs3>;
                  cam\_vaf-supply = <&pm8941\_123>;
                  qcom,cam-vreg-name = "cam_vdig", "cam_vio", "cam_vana",
                              "cam_vaf";
                  qcom, cam-vreg-type = <0 1 0 0>;
                  qcom,cam-vreg-min-voltage = <1225000 0 2850000 3000000>;
                  qcom,cam-vreg-max-voltage = <1225000 0 2850000 3000000>;
                  gcom,cam-vreg-op-mode = <105000 0 80000 100000>;
                  qcom, gpio-no-mux = <0>;
                  gpios = <&msmgpio 15 0>,
10
                     <&msmgpio 90 0>;
11
                 qcom,gpio-reset = <1>;
12
                  qcom,gpio-req-tbl-num = <0 1>;
13
                  qcom,gpio-req-tbl-flags = <1 0>;
14
                  qcom,gpio-req-tbl-label = "CAMIF_MCLK"
15
                              "CAM RESET1";
16
                  qcom,gpio-set-tbl-num = <1 1>;
17
                  qcom,gpio-set-tbl-flags = <0 2>;
18
                  qcom,gpio-set-tbl-delay = <1000 30000>;
19
                 qcom,csi-lane-assign = <0x4320>;
20
                  qcom,csi-lane-mask = <0x1F>;
21
                  qcom, sensor-position = <0>;
22
                 gcom,sensor-mode = <1>;
23
                  status = "ok";
24
              };
25
26
              qcom,camera@6c {
                  compatible = "qcom,ov2720";
28
29
              };
3.0
           };
31
32
```

NOTE: Detail document for camera device tree is in

/kernel/Documentation/devicetree/bindings/media/video/msm-cci.txt。

## 7.2.2 Kernel driver porting

33

34

35

36

37 38

39

40

Kernel driver for the sensor need to be modified based on the sensor capabilities:

/kernel/drivers/media/video/msmb/sensor/s5k3l1yx.c

The relationship between kernel driver and device tree source file (dtsi) file depends on the sensor name, so make sure have identical info between related fields.

```
#include "msm_sensor.h"
           /*Sensor name must be same as the name in device tree file*/
           #define S5K3L1YX_SENSOR_NAME "s5k3l1yx"
           DEFINE MSM MUTEX(s5k3l1yx mut);
           static struct msm_sensor_ctrl_t s5k3l1yx_s_ctrl;
           static struct msm_sensor_power_setting s5k3l1yx_power_setting[] = {
              {
                  .seq_type = SENSOR_VREG,
10
                  .seq_val = CAM_VDIG,
11
                  .config_val = 0,
12
                  .delay = 0,
13
              },
14
15
16
                  .order = 0
17
              },
18
           };
19
20
           static const struct i2c_device_id s5k3l1yx_i2c_id[] = {
21
              {S5K3L1YX_SENSOR_NAME, (kernel_ulong_t)&s5k3l1yx_s_ctrl},
22
              { }
23
           };
24
           static struct i2c_driver s5k3llyx_i2c_driver = {
26
              .id_table = s5k3l1yx_i2c_id,
              .probe = msm_sensor_i2c_probe,
28
              .driver = {
29
                  .name = S5K3L1YX_SENSOR_NAME,
3.0
              },
           };
32
           static struct msm camera i2c client s5k3llyx sensor i2c client = {
34
              .addr_type = MSM_CAMERA_I2C_WORD_ADDR,
35
           };
36
           /*The compatible must be same as what is defined in device tree file*/
           static const struct of_device_id s5k3llyx_dt_match[] = {
38
              {.compatible = "qcom,s5k3l1yx", .data = &s5k3l1yx_s_ctrl},
              {}
40
           };
41
42
           MODULE_DEVICE_TABLE(of, s5k3l1yx_dt_match);
43
           /*must match with the definition in device tree source file*/
44
```

```
static struct platform driver s5k3llyx platform driver = {
              .driver = {
                 .name = "qcom, s5k3l1yx",
                 .owner = THIS MODULE,
                 .of_match_table = s5k3l1yx_dt_match,
              },
           };
           static int32_t s5k3llyx_platform_probe(struct platform_device *pdev)
10
              int32_t rc = 0;
11
              const struct of_device_id *match;
12
              match = of_match_device(s5k3l1yx_dt_match, &pdev->dev);
13
              rc = msm_sensor_platform_probe(pdev, match->data);
              return rc;
15
16
17
           static int __init s5k3l1yx_init_module(void)
18
19
              int32 t rc = 0;
20
              pr_info("%s:%d\n", __func__, __LINE__);
21
              rc = platform_driver_probe(&s5k3l1yx_platform_driver,
22
                 s5k3l1yx_platform_probe);
23
              if (!rc)
24
                 return rc;
              pr_err("%s:%d rc %d\n", __func__, __LINE__, rc);
26
              return i2c_add_driver(&s5k3l1yx_i2c_driver);
28
29
           static void __exit s5k3l1yx_exit_module(void)
3.0
              pr_info("%s:%d\n", __func__, __LINE__);
32
              if (s5k3l1yx_s_ctrl.pdev) {
                 msm_sensor_free_sensor_data(&s5k3l1yx_s_ctrl);
34
                 platform_driver_unregister(&s5k3l1yx_platform_driver);
35
              } else
36
                 i2c_del_driver(&s5k3l1yx_i2c_driver);
              return;
38
           }
40
           static struct msm_sensor_ctrl_t s5k3l1yx_s_ctrl = {
41
              .sensor i2c client = &s5k3llyx sensor i2c client,
42
              .power_setting_array.power_setting = s5k3l1yx_power_setting,
43
              .power_setting_array.size = ARRAY_SIZE(s5k3llyx_power_setting),
44
```

```
.msm_sensor_mutex = &s5k3l1yx_mut,
               .sensor_v4l2_subdev_info = s5k3l1yx_subdev_info,
               .sensor_v412_subdev_info_size = ARRAY_SIZE(s5k311yx_subdev_info),
           };
           module_init(s5k3l1yx_init_module);
           module_exit(s5k3l1yx_exit_module);
           MODULE_DESCRIPTION("s5k3l1yx");
           MODULE_LICENSE("GPL v2");
10
           When kernel need to support a new sensor, some makefile or configuration should be modified,
11
           followings are the list of the compile options should be modified.
12
13
           /drivers/media/platform/msm/camera_v2/Kconfig
14
15
           config S5K3L1YX
16
             bool "Sensor S5K3L1YX (BAYER 12M)"
17
             depends on MSMB_CAMERA
18
             ---help---
19
               Samsung 12 MP Bayer Sensor with auto focus, uses
20
                4 mipi lanes, preview config = 1984 * 1508 at 30 fps,
21
               snapshot config = 4000 * 3000 at 20 fps,
2.2
               hfr video at 60, 90 and 120 fps.
23
24
           /drivers/media/platform/msm/camera_v2/sensor/Makefile
26
27
            obj-$(CONFIG_MSMB_CAMERA) += cci/ io/ csiphy/ csid/
28
            obj-$(CONFIG_MSM_CAMERA_SENSOR) += msm_sensor.o
            obj-$(CONFIG_S5K3L1YX) += s5k3l1yx.o
30
            obj-$(CONFIG_OV2720) += ov2720.o
31
32
33
           arch/arm/configs/msm8x26-perf_defconfig
34
           arch/arm/configs/msm8x26_defconfig
36
            CONFIG_MSM_ISPIF=y
            CONFIG_S5K3L1YX=y
38
            CONFIG_IMX135=y
39
40
           Also We need to provide clock configuration for the sensor
           /arch/arm/mach-msm/clock-8x26.c
42
```

```
CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "6e.qcom,camera"),

CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "20.qcom,camera"),

CLK_LOOKUP("cam_src_clk", mclk1_clk_src.c, "90.qcom,camera"),

CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "6e.qcom,camera"),

CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "20.qcom,camera"),

CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, "6c.qcom,camera"),

CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, "6c.qcom,camera"),
```

### 7.3 User space porting

10

11

13 14

15 16

19

20

21

22

24

26 27

28

29

30

32

33

34

35

36

37

39

For user space porting, following are the files that need to be changed.

```
/vendor/qcom/proprietary/mm-camera/mm-camera2/media-
controller/modules/sensors/sensor_libs/s5k3llyx/s5k3llyx_lib.c
```

The only external interface of s5k3l1yx\_lib.c is

```
void *s5k3l1yx_open_lib(void)
{
   return &sensor_lib_ptr;
}
```

This lib will be loaded when camera deamon process is started, kernel will find the handle based on the sensor name in dtb(device tree binary file), so please make sure the file name and function name follow the request for your sensor.

```
<your_sensor_name>/<your_sensor_name>_lib.c
void *<your_sensor_name>_open_lib(void)
```

Chromatix headers should also be updated for the sensor and put in the following folder:

```
mm-camera2/media-
controller/modules/sensors/chromatix/0301/libchromatix/chromatix_s5k3llyx/c
ommon/
chromatix_s5k3llyx_common.h
chromatix_s5k3llyx_preview.h
chromatix_s5k3llyx_video.h
```

### 7.3.1 Porting power settings

The power setting of sensor contains the info of the power supply, IO control and Mclk for the sensor. Usually, we don't need to modify this part, because most of the configuration is done in device tree file, but you can change the field ".delay = 0" to match the timing you want.

```
.seq_type = SENSOR_VREG,
                 .seq_val = CAM_VDIG,
                 .config_val = 0,
                .delay = 0,
                 .data = NULL,
              },
                 .seq_type = SENSOR_VREG,
                 .seq_val = CAM_VANA,
                .config_val = 0,
10
                .delay = 0,
11
                .data = NULL,
12
              },
13
14
15
```

16

17

18

### 7.3.2 Porting camera Interface configuration

This part defines the interface configuration of sensor, which includes I2C, MIPI. Please make sure the settings are not conflict with the similar info that is mentioned in dtsi file.

```
19
           static struct msm_camera_sensor_slave_info sensor_slave_info = {
20
              /* sensor slave address */
21
              .slave_addr = 0x6E,
22
              /* sensor address type */
23
              .addr_type = MSM_CAMERA_I2C_WORD_ADDR,
              /* sensor id info*/
25
              .sensor_id_info = {
                /* sensor id register address */
27
                .sensor_id_reg_addr = 0x0000,
28
                /* sensor id */
29
                .sensor_id = 0x3121,
30
             },
31
              /* power up / down setting */
32
              .power_setting_array = {
33
                .power_setting = power_setting,
34
                .size = ARRAY_SIZE(power_setting),
35
              },
36
           };
37
           static sensor_output_t sensor_output = {
38
              .output_format = SENSOR_BAYER,
39
              .connection_mode = SENSOR_MIPI_CSI,
40
              .raw_output = SENSOR_10_BIT_DIRECT,
41
           };
42
           static struct csi_lane_params_t csi_lane_params = {
43
```

```
csi_lane_assign = 0x4320,
csi_lane_mask = 0x1F,
csi_if = 1,
csid_core = {0},
};
```

10

11

### 7.3.3 Porting sensor output configuration

This part contains the configuration or settings for different sensor modes, which includes sensor I2C register settings, CSI parameters, crop parameters, sensor output info and chormatix array for each sensor mode. Those configuration should have the same array size as how many modes the sensor supports.

```
static struct msm_camera_i2c_reg_setting res_settings[] = {
13
14
               /* res0_reg_array is the I2C settings from sensor vendor*/
               .reg_setting = res0_reg_array,
16
               .size = ARRAY_SIZE(res0_reg_array),
                .addr_type = MSM_CAMERA_I2C_WORD_ADDR,
18
                .data_type = MSM_CAMERA_I2C_BYTE_DATA,
19
                .delay = 0,
2.0
             },
22
           };
24
           static struct msm_camera_csi2_params *csi_params[] = {
             &s5k3llyx_csi_params, /* csi param might be different for different
26
           sensor mode*/
28
           };
29
3.0
           static struct sensor_crop_parms_t crop_params[] = {
31
             {0, 0, 0, 0}, /* All 0 means no crop */
32
33
           };
34
           static struct sensor lib out info t sensor out info[] = {
36
               /* vt_pixel_clk = .line_length_pclk* frame_length_lines*frame rate */
38
               /* op_pixel_clk = VFE working clk */
39
               .x_{output} = 4000,
40
               .y_output = 3016,
               .line_length_pclk = 5336,
42
                .frame_length_lines = 3052,
```

68

```
.vt_pixel_clk = 330000000,
                .op_pixel_clk = 264000000,
                .binning_factor = 1,
                .max_fps = 22.0,
                .min_fps = 22.0,
             },
           };
           static struct sensor_lib_chromatix_t s5k3l1yx_chromatix[] = {
10
11
               S5K3L1YX LOAD CHROMATIX(preview), /* RES0 */
12
               S5K3L1YX_LOAD_CHROMATIX(default_video), /* RES0 */
13
14
15
           };
16
```

### 7.3.4 Lens info porting

17

18

19

30

31

32

33

34

35

40

Lens info is needed in camera process flow, such as exposure calculation. So correct lens info should be filled to the following structures.

```
/*Lens info, filled based on lens and sensor spec */
21
           static sensor_lens_info_t default_lens_info = {
22
              .focal length = 1.15,
23
              .pix_size = 1.4,
              .f_number = 2.6,
25
              .total_f_dist = 1.5,
              .hor_view_angle = 54.8,
27
              .ver_view_angle = 42.5,
28
           };
29
```

### 7.3.5 Exposure configuration porting

Usually different sensor has different method for exposure control. So after sensor is up, we need to port the exposure configuration part to bring up exposure control for the sensor.

Which includes the following functions:

- s5k311yx\_real\_to\_register\_gain converts a real logical gain to the register value of sensor gain control register.
- s5k311yx\_register\_to\_real\_gain converts a sensor gain register value to a real logical gain.
- s5k3l1yx\_calculate\_exposure get next exposure configuration for both exposure time and gain.
- s5k3l1yx\_fill\_exposure\_array prepare the next exposure configure array.

SP80-ND928-6 BConfidential and Proprietary - Qualcomm Technologies, Inc. 机密和专有信息-高通技术股份有限公司 MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION 可能含有美国和国际出口受限信息

```
FUNCTION - s5k3llyx_real_to_register_gain -
        * DESCRIPTION:
        *-----
        static uint16_t s5k3llyx_real_to_register_gain(float gain)
         uint16 t req gain;
10
11
         if (gain < 1.0)
12
           gain = 1.0;
13
14
         if (gain > 16.0)
15
          gain = 16.0;
16
17
         reg_gain = (uint16_t)(gain *
18
19
         return reg_gain;
21
22
        _____
23
24
         FUNCTION - s5k3llyx_register_to_real_gain -
25
26
        * DESCRIPTION:
2.7
        *-----
28
29
        static float s5k3llyx register to real gain(uint16 t reg gain)
30
31
         float gain;
32
         if (reg_gain > 0x0200)
34
           reg_gain = 0x0200;
36
         gain = (float) reg_gain / 32.0;
38
         return gain;
        }
40
        42
43
        * FUNCTION - s5k3llyx_calculate_exposure -
44
45
```

```
* DESCRIPTION:
           *-----
          static int32_t s5k3l1yx_calculate_exposure(float real_gain,
            uint16_t line_count, sensor_exposure_info_t *exp_info)
            if (!exp_info) {
             return -1;
            exp_info->reg_gain = s5k3l1yx_real_to_register_gain(real_gain);
            float sensor real gain = s5k3llyx register to real gain(exp info-
11
12
          >reg_gain);
            exp_info->digital_gain = real_gain / sensor_real_gain;
13
            exp_info->line_count = line_count;
14
            return 0;
15
16
17
18
           * FUNCTION - s5k3llyx fill exposure array
20
21
           * DESCRIPTION:
22
           *_____
23
          =*/
24
          static int32_t s5k3l1yx_fill_exposure_array(uint16_t gain, uint32_t line,
            uint32_t fl_lines, struct msm_camera_i2c_seq_reg_setting *reg_setting)
26
            reg_setting->reg_setting[0].reg_addr =
28
             sensor_lib_ptr.output_reg_addr->frame_length_lines;
            reg_setting->reg_setting[0].reg_data[0] = (fl_lines & 0xFF00) >> 8;
30
            reg_setting->reg_setting[0].reg_data[1] = (fl_lines & 0xFF);
31
            reg setting->reg setting[0].reg data_size = 2;
32
            reg_setting->reg_setting[1].reg_addr =
             sensor_lib_ptr.exp_gain_info->coarse_int_time_addr;
34
            reg_setting->reg_setting[1].reg_data[0] = (line & 0xFF00) >> 8;
            reg_setting->reg_setting[1].reg_data[1] = (line & 0xFF);
36
            reg_setting->reg_setting[1].reg_data_size = 2;
            reg_setting->reg_setting[2].reg_addr =
38
              sensor_lib_ptr.exp_gain_info->global_gain_addr;
            reg_setting->reg_setting[2].reg_data[0] = (gain & 0xFF00) >> 8;
40
            reg_setting->reg_setting[2].reg_data[1] = (gain & 0xFF);
            req setting->req setting[2].req data size = 2;
42
            reg_setting->size = 3;
            reg setting->addr type = MSM CAMERA I2C WORD ADDR;
44
            reg_setting->delay = 0;
45
```

```
return 0;
2 }
```

### 7.4 Acuator porting

msm\_actuator\_ctrl\_t contains all the information about the actuator setting related to sensors like i2c addr, set\_info, focal length, etc. All the info is loaded from the chromatix file for the sensor.

Generic functions provided by msm\_actuator.c:

```
/kernel/drivers/media/video/msm/actuators/actuator.c
```

8

10

11

12

13

15

#### HW description for Actuator is put in device tree:

```
/kernel/arch/arm/boot/dts/msm8x26-camera-sensor.dtsi
&cci {
  actuator0: qcom,actuator@18 {
    cell-index = <0>;
    reg = <0x18 0x0>;
    compatible = "qcom,actuator";
    qcom,cci-master = <0>;
};
```

18

20

22

17

#### AF parameters will be loaded from hear files in Actuator.c

```
static actuator_ctrl_t actuators[] = {
    #include "af_main_cam_0.h"
    #include "af_main_cam_1.h"
    #include "af_main_cam_2.h"
};
```

24 25

26

27

28

In af header file, the driver engineer should take care of the structure of: actuator\_params\_t, which contains the af drive ic address, register patten, etc.

It is important for AF working.

```
/* actuator_params_t */

{

/* i2c_addr */

0xE4,

/* i2c_data_type */

MSM_ACTUATOR_BYTE_DATA,

/* i2c_addr_type */

MSM_ACTUATOR_BYTE_ADDR,
```

```
/* act_type */
1
                  ACTUATOR_PIEZO,
                  /* data_size */
                  8,
                  /* af_restore_pos */
                  /* msm_actuator_reg_tbl_t */
                    /* reg_tbl_size */
                    1,
10
                    /* msm_actuator_reg_params_t *
                    {
12
                      /* reg_write_type;hw_mask; reg_addr; hw_shift >>; data_shift <<</pre>
13
14
                      {MSM_ACTUATOR_WRITE_DAC, 0x00000080, 0x0000, 0, 0},
15
                    },
16
                  },
17
```

# 8 Display

#### 8.1 Introduction

- This chapter provides information for OEM manufacturers to port the Display Panel on MSM8626 build. MSM8626 just supports one display panel with MIPI DSI interface, both video mode and command mode are supported, and the maximum resolution is FWVGA(1280X800).
- This chapter will focus on how to port DSI panel in Linux kernel. Please read panel vendors' specification for more details of the IC driver before you start to port your display panel.

## 8.2 Kernel porting

## 8.2.1 Properties

10

11

12

13

17

- One big change/advantage in 8626 build is to use device tree to describe hardware, comparing to hardcoding every detail of a device into board specific files in previous chipset.
- Display panel configuration is part of device trees as well, a binding is a description of how a device is described in the device tree. you can find Bindings for display panel at kernel\Documentation\devicetree\bindings\fb\mdss-dsi-panel.txt.
- The below table describe those display properties one by one with suggestion to OEM manufacturers.

#### **Table 8-1 Display properties**

| Properties                                                                                                                                                                              | Description                                                                                          | Sample Codes                         | Suggestion for OEMs                                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------|
| compatible                                                                                                                                                                              | Must be "qcom,mdss-dsi-panel"                                                                        | compatible = "qcom,mdss-dsi- panel"; | Keep unchanged                                                                 |
| status  A string that has to be set to "okay/ok" to enable the panel driver. By default this property will be set to "disable". Will be set to "ok/okay" status for specific platforms. |                                                                                                      | status = "disable";                  | Set it to "disable" in<br>panel dtsi, and set it<br>to "ok" in MSM8x26<br>dtsi |
| qcom,dsi-ctrl-<br>phandle                                                                                                                                                               |                                                                                                      |                                      | Keep unchanged                                                                 |
| qcom,mdss- pan-res  A two dimensional array that specifies the panel resolution.                                                                                                        |                                                                                                      | qcom,mdss-pan-res = <720 1280>;      | Customize it based on your panel specification                                 |
| qcom,mdss-<br>pan-bpp                                                                                                                                                                   | Specifies the panel bits per pixel. Default value is 24(rgb888). 18 = for rgb666 and 16 = for rgb565 | qcom,mdss-pan-bpp<br>= <24>;         | Customize it based on your panel specification                                 |

|                                              | T                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                     | T .                                                                                                                                                    |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| qcom,panel-<br>phy-<br>regulatorSetti<br>ngs | An array of length 7 that specifies the PHY regulator settings for the panel.                                                                                                      | qcom,panel-phy-<br>regulatorSettings =<br>[03 01 01 00 20 00<br>01]; /* Regulator<br>settings */                                                                                                                                                                                                                    | Keep unchanged                                                                                                                                         |
| qcom,panel-<br>phy-<br>timingSettings        | An array of length 12 that specifies the PHY timing settings for the panel.                                                                                                        | qcom,panel-phy-<br>timingSettings = [69<br>29 1f 00 55 55 19 2a<br>2a 03 04 00];                                                                                                                                                                                                                                    | Keep unchanged when you try to bring up this panel at the beginng, and create case for help for fine tuning parameters if the panel failed to bring up |
| qcom,panel-<br>phy-<br>strengthCtrl          | An array of length 2 that specifies the PHY strengthCtrl settings for the panel.                                                                                                   | qcom,panel-phy-<br>strengthCtrl = [77 06];                                                                                                                                                                                                                                                                          | Keep unchanged                                                                                                                                         |
| qcom,panel-<br>phy-bistCtrl                  | An array of length 6 that specifies the PHY BIST ctrl settings for the panel.                                                                                                      | qcom,panel-phy-<br>bistCtrl = [00 00 b1 ff<br>00 00]; /* BIST Ctrl<br>settings */                                                                                                                                                                                                                                   | Keep unchanged                                                                                                                                         |
| qcom,panel-<br>phy-<br>laneConfig            | An array of length 45 that specifies the PHY lane configuration settings for the panel.                                                                                            | qcom,panel-phy-<br>laneConfig = [00 c2<br>45 00 00 00 00 01 75<br>/* lane0 config */<br>00 c2 45 00 00<br>00 00 01 75 /* lane1<br>config */<br>00 c2 45 00 00<br>00 00 01 75 /* lane2<br>config */<br>00 c2 45 00 00<br>00 00 01 75 /* lane3<br>config */<br>00 02 45 00 00<br>00 00 01 97]; /* Clk In<br>config */ | Keep unchanged                                                                                                                                         |
| qcom,mdss-<br>panel-on-<br>cmds              | An array of variable length that lists the init commands of the panel. Please refer dsi_cmd_desc structure definition at \kernel\drivers\video\msm\mdss\mdss_dsi.h for the format. | qcom,panel-on-cmds<br>= [23 01 00 00 0a 02<br>b0 00<br>23 01 00 00 0a 02<br>b2 00];                                                                                                                                                                                                                                 | Customize it based on your panel specification                                                                                                         |
| qcom,mdss-<br>panel-off-<br>cmds             | An array of variable length that lists the panel off commands.                                                                                                                     | qcom,panel-off-cmds<br>= [05 01 00 00 32 02<br>28 00<br>05 01 00 00 78 02<br>10 00];                                                                                                                                                                                                                                | customize it based on<br>your panel<br>specification                                                                                                   |
| label                                        | A string used as a descriptive name of the panel.                                                                                                                                  | label = "toshiba 720p<br>video mode dsi<br>panel";                                                                                                                                                                                                                                                                  | Customize it based on your panel specification                                                                                                         |
| qcom,enable-<br>gpio                         | Specifies the panel lcd/display enable gpio.                                                                                                                                       | qcom,enable-gpio =<br><&msmgpio 58 0>;                                                                                                                                                                                                                                                                              | Customize it based on your panel specification, you may need change mdss_dsi_panel_rese t() in mdss_dsi_panel.c                                        |
| qcom,rst-gpio                                | Specifies the panel reset gpio.                                                                                                                                                    | qcom,rst-gpio =<br><&pm8941_gpios 19                                                                                                                                                                                                                                                                                | Customize it based on your panel                                                                                                                       |

|                                           |                                                                                                                                                                                                                                                                                             | 0>;                                                    | specification                                  |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------|
| qcom,mdss-<br>pan-porch-<br>values        | An array of size 6 that specifies the panel blanking values.                                                                                                                                                                                                                                | qcom,mdss-pan-<br>porch-values = <32<br>12 144 3 4 9>; | Customize it based on your panel specification |
| qcom,mdss-<br>pan-<br>underflow-clr       | Specifies the controller settings for the panel underflow clear settings. Default value is 0xff.                                                                                                                                                                                            | qcom,mdss-pan-<br>underflow-clr =<br><0xff>;           | Keep unchanged                                 |
|                                           |                                                                                                                                                                                                                                                                                             | qcom,mdss-pan-bl-<br>ctrl = "bl_ctrl_wled";            | Customize it based on your panel specification |
| qcom,mdss-<br>pan-bl-levels               | Specifies the backlight levels supported by the panel. Default range is 1 to 255.                                                                                                                                                                                                           | qcom,mdss-pan-bl-<br>levels = <1 255>;                 | Keep unchanged                                 |
| qcom,mdss-<br>pan-dsi-mode                | Specifies the panel operating mode.  0 = enable video mode(default mode).  1 = enable command mode.                                                                                                                                                                                         | qcom,mdss-pan-dsi-<br>mode = <0>;                      | Customize it based on your panel specification |
| qcom,mdss-<br>pan-dsi-h-<br>pulse-mode    | Specifies the pulse mode option for the panel.  0 = Don't send hsa/he following vs/ve packet(default)  1 = Send hsa/he following vs/ve packet                                                                                                                                               | qcom,mdss-pan-dsi-<br>h-pulse-mode = <0>;              | Customize it based on your panel specification |
| qcom,mdss-<br>pan-dsi-h-<br>power-stop    | An Array of size 3 that specifies the power mode during horizontal porch and sync periods of the panel.  0 = high speed mode(default mode).  1 = Low power mode for horizontal porches and sync pulse.                                                                                      | qcom,mdss-pan-dsi-<br>h-power-stop = <0 0<br>0>;       | Customize it based on your panel specification |
| qcom,mdss-<br>pan-dsi-bllp-<br>power-stop | An Array of size 2 that specifies the power mode during blanking period and after EOF(end of frame).  0 = high speed mode(default mode).  1 = Low power mode during blanking and EOF.                                                                                                       | qcom,mdss-pan-dsi-<br>bllp-power-stop = <1<br>1>;      | Customize it based on your panel specification |
| qcom,mdss-<br>pan-dsi-<br>traffic-mode    | Specifies the panel traffic mode.  0 = non burst with sync pulses (default mode).  1 = non burst with sync start event.  2 = burst mode.                                                                                                                                                    | qcom,mdss-pan-dsi-<br>traffic-mode = <1>;              | Customize it based on your panel specification |
| qcom,mdss-<br>pan-dsi-dst-<br>format      | Specifies the destination format.  0 = DSI_VIDEO_DST_FORMAT_RGB565.  1 = DSI_VIDEO_DST_FORMAT_RGB666.  2 = DSI_VIDEO_DST_FORMAT_RGB666_LOO SE.  3 = DSI_VIDEO_DST_FORMAT_RGB888 (Default format)  6 = DSI_CMD_DST_FORMAT_RGB565 7 = DSI_CMD_DST_FORMAT_RGB666 8 = DSI_CMD_DST_FORMAT_RGB888 | qcom,mdss-pan-dsi-<br>dst-format = <3>;                | Customize it based on your panel specification |

|                                                                                                                                                                                                |                                                                                                                                                                                                                                                | qcom,mdss-pan-dsi-<br>vc = <0>;                  | Keep unchanged                                                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| specifies the R, G and B channel ordering.  0 = DSI_RGB_SWAP_RGB (default value)  1 = DSI_RGB_SWAP_RBG  2 = DSI_RGB_SWAP_BGR  3 = DSI_RGB_SWAP_BRG  4 = DSI_RGB_SWAP_GRB  5 = DSI_RGB_SWAP_GRB |                                                                                                                                                                                                                                                | qcom,mdss-pan-dsi-<br>rgb-swap = <0>;            | Customize it based on your panel specification                                                                                                         |
| qcom,mdss-<br>pan-dsi-data-<br>lanes                                                                                                                                                           | An array that specifies the data lanes enabled.  <1 1 0 0> = data lanes 1 and 2 are enabled.(default).                                                                                                                                         | qcom,mdss-pan-dsi-<br>data-lanes = <1 1 1<br>1>; | Customize it based on your panel specification                                                                                                         |
| qcom,mdss-<br>pan-dsi-t-clk                                                                                                                                                                    | An array that specifies the byte clock cycles before and after each mode switch.                                                                                                                                                               | qcom,mdss-pan-dsi-t-<br>clk = <0x1b 0x04>;       | Keep unchanged when you try to bring up this panel at the beginng, and create case for help for fine tuning parameters if the panel failed to bring up |
| qcom,mdss-<br>pan-dsi-<br>stream                                                                                                                                                               | Specifies the packet stream to be used.  0 = stream 0 (default)  1 = stream 1                                                                                                                                                                  | qcom,mdss-pan-dsi-<br>stream = <0>;              | Keep unchanged                                                                                                                                         |
| qcom,mdss-<br>pan-dsi-mdp-<br>tr                                                                                                                                                               | Specifies the trigger mechanism to be used for MDP path.  0 = no trigger  2 = Tear check signal line used for trigger  4 = Triggered by software (default mode)  6 = Software trigger and TE                                                   | qcom,mdss-pan-dsi-<br>mdp-tr = <0x0>;            | Keep unchanged                                                                                                                                         |
| qcom,mdss-<br>pan-dsi-dma-<br>tr                                                                                                                                                               | Specifies the trigger mechanism to be used for DMA path.  0 = no trigger 2 = Tear check signal line used for trigger 4 = Triggered by software (default mode) 5 = Software trigger and start/end of frame trigger. 6 = Software trigger and TE | qcom,mdss-pan-dsi-<br>dma-tr = <0x04>;           | Keep unchanged                                                                                                                                         |
| qcom,mdss-<br>pan-dsi-<br>frame-rate                                                                                                                                                           | Specifies the frame rate for the panel.<br>60 = 60 frames per second (default)                                                                                                                                                                 | qcom,mdss-pan-<br>frame-rate = <60>;             | Customize it based on your panel specification                                                                                                         |

# **8.2.2 Sample**

Both CDP8x26 and QRD8x26 phone adopt Truly NT35590 720p panel, the reference display configuration files is  $\ensuremath{\texttt{kernel}\*arm}\*boot\*dts\* dsi-panel-nt35590-720p-video.dtsi$ , the sample codes are copied below.

```
compatible = "qcom,mdss-dsi-panel";
1
                   label = "nt35590 720p video mode dsi panel";
                   status = "disable";
                   gcom,dsi-ctrl-phandle = <&mdss_dsi0>;
                   qcom,rst-gpio = <&msmgpio 25 0>;
                   qcom,mdss-pan-res = <720 1280>;
                   qcom, mdss-pan-bpp = <24>;
                   qcom,mdss-pan-dest = "display_1";
                   qcom, mdss-pan-porch-values = <164 8 140 1 1 6>;
                   qcom,mdss-pan-underflow-clr = <0xff>;
10
                   qcom,mdss-pan-bl-ctrl = "bl_ctrl_wled";
11
                   qcom,mdss-pan-bl-levels = <1 255>;
12
                   qcom,mdss-pan-dsi-mode = <0>;
13
                   qcom,mdss-pan-dsi-h-pulse-mode = <1>;
14
                   qcom,mdss-pan-dsi-h-power-stop = <0 0 0>;
15
                   qcom,mdss-pan-dsi-bllp-power-stop = <1 1>;
16
                   qcom,mdss-pan-dsi-traffic-mode = <2>;
17
                   qcom,mdss-pan-dsi-dst-format = <3>;
18
                   qcom,mdss-pan-dsi-vc = <0>;
19
20
                   qcom,mdss-pan-dsi-rgb-swap = <0>;
                   qcom,mdss-pan-dsi-data-lanes = <1 1 1 1>; /* 4 lanes */
21
                   gcom, mdss-pan-dsi-dlane-swap = <0>;
22
                   qcom, mdss-pan-dsi-t-clk = <0x2c 0x20>;
23
                   qcom,mdss-pan-dsi-stream = <0>;
24
                   qcom, mdss-pan-dsi-mdp-tr = <0x0>;
25
                   qcom, mdss-pan-dsi-dma-tr = <0x04>;
26
                   gcom,mdss-pan-frame-rate = <60>;
                   gcom,panel-phy-regulatorSettings = [07 09 03 00 /* Regualotor
28
           settings */
29
                                            20 00 011;
30
                   gcom,panel-phy-timingSettings = [7d 25 1d 00 37 33
31
                                            22 27 1e 03 04 00];
32
                   gcom,panel-phy-strengthCtrl = [ff 06];
33
                   qcom,panel-phy-bistCtrl = [00 00 b1 ff
                                                                     /* BIST Ctrl
34
           settings */
35
                                      00 00];
36
                   qcom,panel-phy-laneConfig = [00 00 00 00 00 00 01 97 /* lane0
37
           config */
38
                                        00 00 00 00 05 00 00 01 97 /* lane1 config */
39
                                        00 00 00 00 0a 00 00 01 97 /* lane2 config */
40
                                        00 00 00 00 0f 00 00 01 97 /* lane3 config */
41
                                        00 c0 00 00 00 00 00 01 bb]; /* Clk ln config */
42
                   qcom,panel-on-cmds = [29 01 00 00 00 02 FF EE
43
                                   29 01 00 00 00 02 26 08
44
                                   29 01 00 00 00 02 26 00
45
```

The display configuration is included into super MSM8x26 device tree with the following codes snippets copied from msm8226-qrd.dts.

```
/include/ "dsi-panel-nt35590-720p-video.dtsi"
15
           / {
17
               model = "Qualcomm MSM 8226 QRD";
               compatible = "qcom,msm8226-qrd", "qcom,msm8226";
19
               qcom, msm-id = <145 11 0>;
21
               serial@f991f000 {
22
                    status = "ok";
23
               };
25
               qcom,mdss_dsi_nt35590_720p_video {
                    status = "ok";
2.7
               };
           };
29
```

## 8.2.3 Step by step

12

13 14

30

31

32

33

34

35

36

37

38

40

42

- 1. Create your own panel configuration device tree in kernel\arch\arm\boot\dts\ folder, for example, dsi-panel-<vendor>-<res>-video.dtsi.
- 2. Copy the content from dsi-panel-nt35590-720p-video.dtsi into your own panel device tree file, dsi-panel-<vendor>-<res>-video.dtsi.
- 3. Modify the panel vendor information, such as.

```
qcom,mdss_dsi_<vendor>_<res>_video {
    compatible = "qcom,mdss-dsi-panel";
    label = "<vendor> <res> video mode dsi panel";
```

4. Modify the panel basic information, such as, panel resolution, bpp, based on your panel specification.

```
gcom,mdss-pan-res = <720 1280>;
```

```
qcom,mdss-pan-bpp = <24>;
```

2

5. Modify the panel power on and power off command sequence, based on your panel specification.

11

6. Modify the panel porch value based on your panel specification.

```
qcom,mdss-pan-porch-values = <32 12 144 3 4 9>;
```

14

7. Modify the panel gpio configuration based on your hardware schematics, you may need change

```
qcom,rst-gpio = <&msmgpio 25 0>;
```

18 19

16

we use GPIO25 for panel reset, if you change it to other GPIO, you need change arch/arm/mach-msm/board-8226-gpiomux.c as well.

21

20

8. Add your own panel device tree into MSM8626 main device tree.

```
23242526
```

};

```
mm mm
qcom,mdss_dsi@fd922800 {
    qcom,mdss_dsi_<vendor>_<res>_video {
        status = "ok";
};
```

/include/ "dsi-panel-<vendor>-<res>-video.dtsi"

30

27

28

9. Rebuild and load your boot image, and check whether the panel can be lighted, if not, please refer Q2 to debug the panel driver further.

# 1 简介

## 1.1 目的

本文档描述了设备树及其用法、GPIO及示例代码、I2C总线及示例代码、SPI总线及示例 代码、相机架构及示例代码、显示屏架构及示例代码。

## 1.2 范围

本文档适用于在8x26平台进行开发调试的工程师。

## , 1.3 约定

11

12

13

14

16

17

18

- 函数声明,函数名称,类型声明以及代码举例需要使用不同的字体,例如#include。
- 。 代码变量应出现在角括号中,例如<number>。
- 10 命令在输入时应使用不同的字体,例如 copy a:\*.\* b:。
  - 按钮和关键字应使用粗体字体,例如 click Save or press Enter。
  - 如果你正在使用彩色显示器查看此文件,或使用彩色打印机打印文档时,<mark>红色字体</mark>显示的 数据类型,蓝色字体显示属性,而绿色字体显示系统属性。
    - 参数类型是用箭头表示:
      - → 指定一个输入参数
      - ← 指定一个输出参数
      - → 指定一个用于输入和输出参数

# 1.4 参考

参考文件,其中可能包括高通的文档、标准和资源,具体列在 Table 1-1。对于不再适用参考的文档已从本表中删除,因此,参考文档的引用顺序可能不连续。

#### Table 1-1 参考文档和标准

| 编号  | 文档                                                   |              |  |
|-----|------------------------------------------------------|--------------|--|
| 高通文 | 高通文档                                                 |              |  |
| Q1  | Application Note: Software Glossary for Customers    | CL93-V3077-1 |  |
| Q2  | MSM8x26 Linux Kernel BSP and Device Drivers Overview | 80-ND928-25  |  |
| Q3  | MSM8x26 Linux Android Software Architecture Overview | 80-ND928-23  |  |
| Q4  | MSM8x26 Software Interface                           | 80-NC832-2   |  |

| 编号 | 文档                                   |             |
|----|--------------------------------------|-------------|
| Q5 | Linux Device Tree MSM8x26 Android SW | 80-NA157-93 |

# 1.5 技术支持

- 如果您想得到关于本指南的支持细节,请登陆至 https://support.cdmatech.com/。
- 如果您无法登陆 CDMA 技术支持服务网站,请注册或发送电子邮件至
- 4 support.cdmatech@qualcomm.com.

# 1.6 缩写词

术语和缩略词的定义请参考文档[Q1]。

# 2 设备树

## 2.1 简介

设备树可通过在简单的文件(dts)中声明节点和属性来描绘系统设备,这样使得嵌板供应 商的工作更容易。并且,设备树也适用于不符合现有 OF 规范的芯片设备和其他总线。

同时,内核可以更灵活的进行探测并能匹配设备和驱动,而无需硬编码各类表格。此外,对于单板供应商来说,可以进行硬件设备的细微升级而无需明显影响或扰乱内核代码。

使用设备树有利于:

- 减少移植到新的单板所需的工作
- 进行代码复用,通过使驱动器足够通用来支持一组便携设备,并且可呈现设备区别 更多细节,请参考[Q5]。设置 CONFIG\_USE\_OF 为 y,启用设备树。其中,OF 表示打开 固件。

#### 2.1.1 DTC

10

11

12

13

14

18

20

使用 dtc (设备树编译器) 将设备树脚本解析成二进制格式。

如果内核没有变化,可使用以下命令生成 dtb zImage:

dtc -p 1024 -0 dtb -o msm8626.dtb msm8626.dts
cat zImage msm.dtb > dtb-zimage

### 2.1.2 Bootloader

Fastboot 可解析引导映像并提取设备树信息。

DT address = image address + page\_size + kernel\_actual + ramdisk\_actual + second\_actual



## Figure 2-1 引导映像中的设备树

Fastboot 使用和 atags 同样的方式将 dt table 传给内核。内核仍通过 r2 保存 dt table ptr。

### Table 2-1 LK 中的注册表

| 寄存器 | ATAGS             | DT                                                                                       |
|-----|-------------------|------------------------------------------------------------------------------------------|
| R0  | Null              | Null                                                                                     |
| R1  | 机器型号              | 当 bootloader 传递正确的设备树时,<br>不再需要唯一的 machine ID。在<br>register r1,传入内核的 ID 应为<br>0xFFFFFFFF |
| R2  | 系统 RAM 中标记列表的物理地址 | RAM 中设备树块(在第二章中定<br>义)的物理指针。<br>设备树可位于系统 RAM 中的任何地<br>方,但其应该在 64 位边界上对齐。                 |

源代码路径为: kernel/Documentation/arm/Booting。

# 。 2.1.3 内核

10

12

### 7 2.1.3.1 相关代码

kernel/arch/arm/kernel/devtree.c

kernel/drivers/of/device.c

include/linux/of\_gpio.h

### 11 2.1.3.2 主要函数

#### Table 2-2 设备树主要 API

| 函数                     | 描述                                                                                      |
|------------------------|-----------------------------------------------------------------------------------------|
| of_platform_populate() | 系统 init 函数,可在 kernel/arch/arm/mach-msm/board-8226.c 中查看。该函数会检查通过 fastboot 传递的 dt table。 |

```
是驱动器重要的探测函数,应在驱动中进行声明。
of_match_device()
                       例如:
                       static const struct of_device_id
                       s5k3l1yx_dt_match[] = {
                                 {.compatible = "qcom,s5k3l1yx", .data
                       = \&s5k3l1yx_s_ctrl},
                                 {}
                       };
                       static struct platform_driver
                       s5k3l1yx_platform_driver = {
                                 .driver = {
                                      .name = "qcom, s5k3l1yx",
                                      .owner = THIS_MODULE,
                                      .of_match_table =
                       s5k3l1yx_dt_match,
                           },
                       };
                       static int32 t s5k3l1yx platform probe(struct
                       platform_device *pdev)
                                 int32_t rc = 0;
                                 const struct of_device_id *match;
                                 match =
                       of_match_device(s5k3l1yx_dt_match, &pdev->dev);
                                 rc = msm_sensor_platform_probe(pdev,
                       match->data);
                                 return rc;
```

# 3 GPIO

本章介绍了顶级模式复用器(TLMM)GPIO 并描述了如何在 bootloader 及内核中对其进行配置。

# 4 3.1 硬件概述

8x26有117个GPIO。

## 3.1.1 GPIO配置

本节描述了 MSM8x26 芯片集 GPIO 的配置寄存器。

#### Table 3-1 GPIO 物理地址

| 硬件寄存器                        | 物理地址                | 复位状态       |
|------------------------------|---------------------|------------|
| TLMM_GPIO_CFGn, n =[0116]    | 0xFD511000+0x10*(n) | 0x0000001  |
| TLMM_GPIO_IN_OUTn , n=[0116] | 0xFD511004+0x10*(n) | 0x00000000 |
| TLMM_GPIO_OE_0               | 0xFD513080          | 0x00000000 |
| TLMM_GPIO_OE_1               | 0xFD513084          | 0x00000000 |
| TLMM_GPIO_OE_2               | 0xFD513088          | 0x00000000 |
| TLMM_GPIO_OE_3               | 0xFD51308C          | 0x00000000 |

#### Table 3-2 GPIO CFG 表

| Bits | 字段            | 描述                                                                                                                                                                     |
|------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10   | GPIO_HIHYS_EN | 控制 hihys_en                                                                                                                                                            |
| 9    | GPIO_OE       | 在 GPIO 模式下,控制 OE                                                                                                                                                       |
| 8:6  | DRV_STRENGTH  | 控制GPIO pad驱动强度。并且不管如何选择<br>FUNC_SEL字段,都适用。<br>0: DRV_2_MA<br>1: DRV_4_MA<br>2: DRV_6_MA<br>3: DRV_8_MA<br>4: DRV_10_MA<br>5: DRV_12_MA<br>6: DRV_14_MA<br>7: DRV_16_MA |
| 5:2  | FUNC_SEL      | 很多GPIO pad后背有一个或多个功能硬件接口。<br>该字段控制了如何使用pad。因此,需将其设为函<br>数所需值。                                                                                                          |
| 1:0  | GPIO_PULL     | 可通过配置该pad启用内部弱pull up、pull down或keeper函数。并且不管如何选择FUNC_SEL字段,                                                                                                           |

NOTE: 在 CFG 寄存器中,GPIO\_OE 能启用 GPIO 配置。无需写入 TLMM\_GPIO\_OE\_[0...3]。

NOTE: 在 CFG 寄存器中,GPIO\_HIHYS\_EN 能启用输入模式的 GPIO 滞后,其主要适用于噪声低频信号,如睡眠时钟等。

```
arch/arm/mach-msm/gpiomux-v2.c
           void __msm_gpiomux_write(unsigned gpio, struct gpiomux_setting val)
10
11
              uint32_t bits;
12
              bits = (val.drv << 6) | (val.func << 2) | val.pull;
14
              if (val.func == GPIOMUX FUNC GPIO) {
                   bits |= val.dir > GPIOMUX_IN ? BIT(9) : 0;
16
                   __raw_writel(val.dir == GPIOMUX_OUT_HIGH ? BIT(1) : 0,
                        GPIO_IN_OUT(gpio));
18
19
               _raw_writel(bits, GPIO_CFG(gpio));
20
              mb();
22
```

## 3.1.2 中断配置

24

25

#### Table 3-3 GPIO 中断 CFG 表

| 硬件寄存器                             | 物理地址                    | 复位状态       |
|-----------------------------------|-------------------------|------------|
| TLMM_GPIO_INTR_CFGn , n=[0116]    | 0xFD511008 + 0x10 * (n) | 0x000000E2 |
| TLMM_GPIO_INTR_STATUSn , n=[0116] | 0xFD51100C + 0x10 * (n) | 0x00000000 |

#### Table 3-4 INT CFG

| Bits | 字段          | 描述                                                                 |
|------|-------------|--------------------------------------------------------------------|
| 8    | DIR_CONN_EN | 0: DISABLE<br>1: ENABLE                                            |
| 7:05 | TARGET_PROC | 0: WCSS<br>1: SENSORS<br>2: LPA_DSP<br>3: RPM<br>4: KPSS<br>5: MSS |

|      |                    | 6: TZ         |
|------|--------------------|---------------|
|      |                    | 7: NONE       |
| 4    |                    | 0: DISABLE    |
| 4    | INTR_RAW_STATUS_EN | 1: ENABLE     |
|      |                    | 0: LEVEL      |
| 3:02 |                    | 1: POS_EDGE   |
| 3.02 |                    | 2: NEG_EDGE   |
|      | INTR_DECT_CTL      | 3: DUAL_EDGE  |
| 1    |                    | 0: POLARITY_0 |
| ı    | INTR_POL_CTL       | 1: POLARITY_1 |
| 0    |                    | 0: DISABLE    |
|      | INTR_ENABLE        | 1: ENABLE     |

NOTE: POS\_EDGE表示正缘触发

2 NEG\_EDGE 表示负缘触发

目前支持正缘触发和负缘触发。

#### Table 3-5 GPIO 唤醒中断

| 硬件寄存器                    | 物理地址       | 复位状态       |
|--------------------------|------------|------------|
| TLMM_MPM_WAKEUP_INT_EN_0 | 0xFD512008 | 0x00000000 |
| TLMM_MPM_WAKEUP_INT_EN_1 | 0xFD51200C | 0x00000000 |

```
72,71,69,68,67,66,65,64,63,62,54,52,51,50,49,48,46,41,39,37,35,33,31,29,27,21,17,13,9,5,4,1
```

SDC2\_DATA\_3, SDC2\_DATA\_1, SDC1\_DATA\_3, SDC1\_DATA\_1,115,113,111,110,109,108,107,106,38,

# 3.2 软件概述

NOTE: Group 0:

NOTE: Group 1:

## 3.2.1 在bootloader中配置GPIO

```
可通过调用 gpio_tlmm_config()来配置 GPIO。

bootable/bootloader/lk/platform/msm8226/gpio.c

void gpio_tlmm_config(uint32_t gpio, uint8_t func, uint8_t dir, uint8_t pull, uint8_t drvstr, uint32_t enable)

uint32_t val = 0;
```

```
val |= pull;
val |= func << 2;
val |= drvstr << 6;
val |= enable << 9;
writel(val, (uint32_t *)GPIO_CONFIG_ADDR(gpio));
return;
}</pre>
```

## 3.2.2 在内核配置GPIO

10

11

13 14

26

27 28

35

36

37

38

39

40

本节描述了配置及使用 MSM8x26 芯片集 GPIO 的步骤。

更多详细信息,请参考 kernel/arch/arm/boot/dts/msm8226.dts 和 kernel/Documentation/devicetree/bindings/gpio/gpio-msm.txt。

1. 设备树中 MSM GPIO 定义如下:

```
msmgpio: gpio@fd510000 {
15
                    compatible = "qcom, msm-gpio
16
                    interrupt-controller;
17
                    #interrupt-cells = <2>;
18
                    reg = <0xfd510000 0x4000>
19
                    gpio-controller;
20
                    #gpio-cells = <2>;
21
                    ngpio = <117>;
22
                    interrupts = <0 208 0>;
23
                    gcom,direct-connect-irqs = <8>;
24
               };
25
```

2. 添加设备树节点,说明设备的 GPIO:

3. 在 device1 的驱动代码中,通过调用 of\_get\_gpio()可获得 GPIO45/46 句柄,通过调用以 cs-gpios 作为名称参数的 of\_get\_named\_gpio()可获得 GPIO46 句柄。

```
{
               u32 reg;
               u32 gpio1;
               u32 gpio2;
               if (of_gpio_count(np) < 2)</pre>
                    return -ENODEV;
               gpio1 = of_get_gpio(np, 0);
               gpio2 = of_get_gpio(np, 1);
               gpio2 = of_get_named_gpio(np, "cs-gpios",0);
10
               gpio_request(gpio1, "gpio1");
11
               gpio_direction_output(gpio1,0);
12
               gpio_request(gpio2, "gpio2");
13
               gpio_direction_input(gpio2);
14
15
16
17
           4. 添加设备树节点,说明设备的 GPIO 中断:
18
               device2@sample {
20
                    compatible = " sample-device2"
21
                    reg = <0xf991f000 0x1000>;
22
                    interrupt-parent = <&msmgpio>
                                                         ;//use msmgpio as interrupt-parent
23
                    interrupts = <17 \text{ 0x2}>i//\text{offset} and trigger mode
24
                    irq-gpio = <&msmgpio 17 0>;
25
               };
26
27
           5. 在 device2 驱动中:
28
29
              static int __devinit device2_probe(struct device_node *np,
                               struct device1_platform_data *pdata)
31
              u32 reg;
33
               u32 irq-gpio;
34
               int irq;
35
               if (of_gpio_count(np) < 1)</pre>
37
                    return -ENODEV;
38
39
               irq-gpio = of_get_gpio(np, 0);
40
               gpio_request(irq-gpio, "irq-gpio");
41
               gpio_direction_input(irq-gpio);
42
               irq = gpio_to_irq(irq-gpio);
43
```

```
request threaded irg(irg, NULL, sample irg handler, 0x0, DRIVER NAME,
            NULL);
              . . .
    3.2.3 步骤
          检查 kernel/msm-3.4/drivers/i2c/busses/i2c-gpio.c。
          1. 获取 GPIO 信息:
              pdata -> sda pin = of_qet_qpio(np, 0);
              pdata->scl_pin = of_get_gpio(np, 1);
10
          2. 获取 properties:
11
12
              of_property_read_u32(np, "i2c-gpio,delay-us", &pdata->udelay)
13
             of_property_read_u32(np, "i2c-gpio,timeout-ms", &reg)
14
              of_property_read_bool(np, "i2c-gpio,sda-open-drain")
15
             of_property_read_bool(np, "i2c-gpio,scl-open-drain")
              of_property_read_bool(np, "i2c-gpio,scl-output-only")
17
18
          3. 获取 of_device_id:
19
20
              static const struct of_device_id i2c_gpio_dt_ids[] = {
              { .compatible = "i2c-gpio", },
2.2
              { /* sentinel */ }
              };
24
25
          4. 添加 dts:
              需使用唯一的名称。比如这里将设备名设为"i2c-gpio@sample"。根据 of_device_id
27
              i2c_gpio_dt_ids[]中的值,推断 compatible 为 i2c-gpio。共有两个 GPIO,在这种情
              况下,使用 GPIO45 和 GPIO46 作为例子,45 作为 sda,46 作为 sda;根据需求设置属
29
              性 (clk 速率为 20K, 超时值为 100ms)。
30
31
             Set i2c-gpio, delay-us as 50
             Set i2c-gpio, timeout-ms as 100
33
              Set i2c-gpio,sda-open-drain as 1
34
              Set i2c-gpio,scl-open-drain as 1
35
              Set i2c-gpio,scl-output-only as 1
37
              总结为:
```

39

```
i2c-gpio@sample {
                   compatible = "i2c-gpio"
                   gpios = <&msmgpio 45 0
                                &msmgpio 46 0>;
                   i2c-gpio,delay-us = <50>;
                   i2c-gpio,timeout-ms = <100>;
                   i2c-gpio,sda-open-drain = <1>;
                   i2c-gpio,scl-open-drain = <1>;
                   i2c-gpio,scl-output-only = <1>;
              };
10
11
              如果使用 of_get_named_gpio()而不是 of_get_gpio(), 比如:
12
              pdata->sda_pin = of_get_named_gpio(np, "sample,i2c-sda",0);
13
              pdata->scl_pin = of_get_named_gpio(np, "sample,i2c-scl",0);
14
15
              dts 应该是:
16
              i2c-gpio@sample {
17
                   compatible = "i2c-gpio"
18
                   sample,i2c-sda = <&msmgpio 45 0>;
19
                       sample, i2c-scl = <&msmgpio 46 0>
20
                   i2c-gpio,delay-us = <50>;
21
                   i2c-gpio,timeout-ms = <100>;
22
                   i2c-gpio,sda-open-drain = <1>;
23
                   i2c-gpio,scl-open-drain = <1>;
24
                   i2c-gpio,scl-output-only = <1>;
25
              };
26
```

# 4 I2C

本章描述了 Inter-Integrated Circuit (I2C)并说明了如何在内核对其进行配置。

# 4.1 硬件概述

## 4.1.1 高通通用串行引擎

高通通用串行引擎 (QUP)提供了通用的数据路径引擎来支持多个微型核心。每个微型核心可实现特定协议的逻辑。常见的 FIFO 为不同的外部接口提供了一致的系统输入输出缓冲和系统 DMA 模型。例如,一对 FIFO 缓冲可独立支持 SPI 和 I2C 微型核心。

## 。 4.1.2 I2C核心

10

11

13

15

16

- I2C 核心支持 I2C Standard (100 kHz) 及 Fast (400 kHz)。MSM8x26 增加了以下主要功能:
- BAM 整合
  - 支持 I2C 标记版本

## 12 4.1.3 QUP基准地址及IRQs

- 通过 BLSP 核心以及 QUP 核心(1到6)识别每个 QUP,来匹配软件界面手册中的标记。
- 14 NOTE: MSM8x26 芯片集只包含一个 BLSP 核心。

#### Table 4-1 QUP 物理地址

| BLSP 硬件 ID | QUP 核心       | 物理地址       |
|------------|--------------|------------|
| BLSP1      | BLSP 1 QUP 1 | 0xF9923000 |
| BLSP1      | BLSP 1 QUP 2 | 0xF9924000 |
| BLSP1      | BLSP 1 QUP 3 | 0xF9925000 |
| BLSP1      | BLSP 1 QUP 4 | 0xF9926000 |
| BLSP1      | BLSP 1 QUP 5 | 0xF9927000 |
| BLSP1      | BLSP 1 QUP 6 | 0xF9928000 |

#### Table 4-2 QUP IRQ

| BLSP 硬件 ID | QUP 核心       | IRQ |
|------------|--------------|-----|
| BLSP1      | BLSP 1 QUP 1 | 95  |

| BLSP1 | BLSP 1 QUP 2 | 96  |
|-------|--------------|-----|
| BLSP1 | BLSP 1 QUP 3 | 97  |
| BLSP1 | BLSP 1 QUP 4 | 98  |
| BLSP1 | BLSP 1 QUP 5 | 99  |
| BLSP1 | BLSP 1 QUP 6 | 100 |

## 4.2 软件概述

## 4.2.1 在内核中将QUP核心配置为I2C

本节描述了如何将 MSM8x26 芯片集中的任一可用 QUP 核心配置为及用作 I2C 设备。

高通默认预配置 BLSP1\_QUP1 为 I2 C。更多详细信息,请参考

/kernel/arch/arm/boot/dts/msm226.dtsi 及 kernel/

Documentation/devicetree/bindings/i2c/i2c-qup.txt.

## 4.2.2 代码变更

10

11

31

32

以下示例描述了对于 MSM8226 芯片集,如何将 BLSP1\QUP5 配置为 I2C。

需修改的文件如下:

/kernel/arch/arm/boot/dts/msm8226.dts

1. 添加新的设备树节点。

```
12
              i2c@f9927000 { /* BLSP1 QUP5 */
13
                   cell-index = <5>; //BUS ID can be any # recommend OEM to use large
14
              # so won't conflict with Qualcomm id
15
                   compatible = "qcom,i2c-qup"; //Manufacturer model
                   #address-cells = <1>;// address for slave chips
17
                   #size-cells = <0>; // size for slave chips
18
                   reg-names = "qup_phys_addr"; //Name of QUP_BASE
19
                   reg = <0xf9927000 0x1000>; //BLSP1 QUP5 BASE address and size
20
                   interrupt-names = "qup_err_intr"; //Interrupt Name
21
                   interrupts = <0 99 0>;
22
                   gpios = <&msmgpio 19 0>, /* SCL */
23
                        <&msmgpio 18 0>; /* SDA */
24
                  qcom,i2c-bus-freq = <100000>; //Output Clk frequency (can be 100KHz,
25
              or 400KHz)
                   qcom,i2c-src-freq = <19200000>; //Source clock frequency
2.7
              };
28
29
```

2. 添加时钟节点。

该步骤描述了如何更改时钟表。

需修改以下文件:

```
Project_Root/kernel/arch/arm/mach-msm/clock-8226.c
              添加时钟节点的代码如下:
              static struct clk_lookup msm_clocks_8226[] = {
                //Add node to BLSP1 AHB Clock
                CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9927000.i2c"),
                /*
                Add a node to QUP Core clock.
                Note: In clock regime OUP cores are label #1 to #6.
                * /
10
                CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, "f9927000.i2c"),
11
12
          3. 设置 GPIO。
13
     NOTE: 这一步骤是建立在 MSM8226-ES 发布版本的基础上。
14
              需修改以下文件:
15
              Project Root/kernel/arch/arm/mach-msm/board-8226-gpiomux.c
16
17
              static struct gpiomux_setting gpio_i2c_config = {
18
                .func = GPIOMUX_FUNC_3, //Please look @ GPIO function table for
19
              correct function
                .drv = GPIOMUX_DRV_8MA, //Drive Strength
21
                .pull = GPIOMUX_PULL_NONE, //Should be PULL NONE for UART
              };
23
24
              static struct msm_gpiomux_config msm_blsp_configs[] __initdata = {
25
                {
26
                             = 18, //BLSP1_QUP5_I2C_SDA
                  .gpio
                  .settings = {
28
                    [GPIOMUX_SUSPENDED] = &gpio_i2c_config,
                  },
30
                },
31
32
                             = 19, //BLSP1 QUP5 I2C SCL
                  .gpio
                  .settings = {
34
                    [GPIOMUX_SUSPENDED] = &gpio_i2c_config,
                  },
36
                },
              注册 GPIO:
38
              void __init msm_8226_init_gpiomux(void)
39
40
                rc = msm_gpiomux_init(NR_GPIO_IRQS);
41
```

```
//Registers the GPIO with GPIO class
             msm_gpiomux_install(msm_blsp_configs, ARRAY_SIZE(msm_blsp_configs));
4
   4.2.3 快速验证
         本节描述了如何验证 I2C 总线。
         确保总线已注册。
         如果信息已正确输入,那么 I2C 总线注册在/dev/i2c-下,并且 cell-index 和总线编号匹配。
         adb shell --> Get adb shell
10
         cd /dev/
11
         ls i2c* --> to List all the I2C buses
12
         root@android:/dev # ls i2c*
         ls i2c*
14
         i2c-0
15
         i2c-10
16
         i2c-2
17
18
         如果总线已正确注册,通过简单程序可对其进行测试。示例在以下目录中创建:
19
         /vendor/gcom/proprietary/kernel-tests/i2c-test/。
20
         一旦编译并运行了程序,如果 I2C 总线已正确编制,并且子设备能响应,会看到以下输出
         信息:
22
         root@android:/data # ./i2c-test
         ./i2c-test
24
         Device Open successfull [3]
         I2C RDWR Returned 1
26
27
         如果出现错误,会看到以下输出信息:
28
         ./i2c-test
29
         Device Open successfull [3]
30
         I2C RDWR Returned -1
31
32
         如果 I2C RDWR 返回-1,在内核日志中检查驱动错误信息。如果看到以下错误信息:
33
34
         [ 6131.397699] qup_i2c f9927000.i2c: I2C slave addr:0x54 not connected
36
         通常情况下,子设备不会发送确认消息。总线已正确配置,并且至少发送了起始位和地址
37
         位,但子设备不承认并拒绝接收。
38
         这时,调试主要集中在子设备上。确保子设备已正确上电并准备接受消息。
39
```

如果看到以下错误消息:

```
[ 6190.209880] qup_i2c f9927000.i2c: Transaction timed out, SL-AD = 0x54

[ 6190.216389] qup_i2c f9927000.i2c: I2C Status: 132100

[ 6190.221247] qup_i2c f9927000.i2c: QUP Status: 0

[ 6190.225857] qup_i2c f9927000.i2c: OP Flags: 10
```

这些消息是由多个问题引起的:

- 无效的软件配置
- 无效的硬件配置
- 子设备故障

## 4.3 调试建议

10

11

12

13

14

15

16

17

26

28

29

30

31

32

33

在进行简单读写时,如果 I2C 总是失败,以下提供了一些调试建议。

- 检查 SDA/SCL Idling。
- 检查总线,确认 SDA/SCL 闲置在逻辑高层。否则,要么是硬件配置问题要么是 GPIO 设置无效。
- 在错误消息行设置断点。例如,在交互超时消息中:

```
static int
qup_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
{
...//Put a breakpoint inside if statement.
if (!timeout) {
    uint32_t istatus = readl_relaxed(dev->base +
QUP_I2C_STATUS);
```

## 4.4 步骤

## 4.4.1 使用设备树注册备用设备

验证 I2C 总线后,创建备用设备驱动,并将其注册在 I2C 总线。可参考以下文件。

关于 I2C 备用设备,请参考 msm8226-grd.dts。

关于注册 Synaptic 触屏驱动,请参考

kernel/drivers/input/touchscreen/synaptics\_i2c\_rmi4.c.

以下示例说明了正确使用设备树注册备用设备的最低要求。

## 4.4.2 创建设备树节点

```
修改以下文件:
           /kernel/arch/arm/boot/dts/msm8226-grd.dts
           添加新的设备树节点:
           i2c@f9927000 { /* BLSP1 QUP5 */
              synaptics@20 {//Slave driver and slave Address
                   compatible = "synaptics,rmi4";//Manufacture, model
                   reg = <0x20>;//Slave Address
10
                   interrupt-parent = <&msmgpio>;//GPIO handler
11
                   interrupts = <17 0x2>;//GPIO # will be converted to gpio_irq
12
                   vdd-supply = <&pm8226_119>;
13
                   vcc_i2c-supply = <&pm8226_lvs1>;
14
                   synaptics, reset-gpio = <&msmgpio 16 0x00>;//Pass a GPIO
15
                   synaptics, irq-gpio = <&msmgpio 17 0x00>;
16
                   synaptics, button-map = <139 102 158>;
17
                   synaptics, i2c-pull-up;
18
                   synaptics, reg-en;
19
              };
           };
21
22
```

## 4.4.3 备用设备示例

23

```
#include <linux/module.h>
24
           #include <linux/init.h>
25
           #include <linux/delay.h>
           #include <linux/i2c.h>
27
           #include <linux/interrupt.h>
           #include <linux/slab.h>
29
           #include <linux/gpio.h>
30
           #include <linux/debugfs.h>
31
           #include <linux/seq_file.h>
32
           #include <linux/regulator/consumer.h>
33
           #include <linux/string.h>
           #include <linux/of_gpio.h>
35
36
           #ifdef CONFIG_OF //Open firmware must be defined for dts useage
           static struct of device id gcom i2c test table[] = {
38
               { .compatible = "qcom,i2c-test",}, //Compatible node must match dts
39
               { },
40
           };
```

```
#else
           #define qcom_i2c_test_table NULL
           #endif
           //I2C slave id supported by driver
           static const struct i2c_device_id qcom_id[] = {
              { "qcom_i2c_test", 0 },
              { }
           };
10
           static int i2c_test_test_transfer(struct i2c_client *client)
11
12
             struct i2c_msg xfer; //I2C transfer structure
13
             u8 buf = 0x55; //data to transfer
14
             xfer.addr = client->addr;
15
             xfer.flags = 0;
16
             xfer.len = 1;
17
             xfer.buf = \&buf;
18
19
             return i2c_transfer(client->adapter, &xfer, 1);
20
           }
21
22
           static int __devinit i2c_test_probe(struct i2c_client *client,
23
                   const struct i2c_device_id *id)
24
             int irq_gpio = -1;
26
             int irq;
             int addr;
28
             //Parse data using dt.
29
             if(client->dev.of_node){
30
               irq_gpio = of_get_named_gpio_flags(client->dev.of_node,
           "qcom_i2c_test,irq-gpio", 0, NULL);
33
             irq = client->irq; //GPIO irq #. already converted to gpio_to_irq
             addr = client->addr; //Slave Addr
35
             dev_err(&client->dev, "gpio [%d] irq [%d] gpio_irq [%d] Slaveaddr [%x]
36
           \n", irq_gpio, irq,
37
               gpio_to_irq(irq_gpio), addr);
39
             //You can initiate a I2C transfer anytime using i2c_client *client
           structure
             i2c_test_test_transfer(client);
42
43
             return 0;
44
           }
45
```

```
//I2C Driver Info
          static struct i2c_driver i2c_test_driver = {
              .driver = {
                   .name
                             = "qcom_i2c_test",
                             = THIS_MODULE,
                   .owner
                   .of_match_table = qcom_i2c_test_table,
              },
              .probe
                             = i2c_test_probe,
              .id_table
                              = qcom_id,
10
          };
11
12
          //Easy wrapper to do driver init
13
          module_i2c_driver(i2c_test_driver);
14
15
          MODULE_DESCRIPTION("I2C TEST");
16
          MODULE_LICENSE("GPL v2");
17
18
          在内核日志中,以下消息表示已成功配置设备树。
19
20
                   2.670731] qcom_i2c_test 2-0052: gpio [61] irq [306] gpio_irq [306]
          <3>[
21
                             Slaveaddr [52]
22
```

# 5 UART

本章介绍了 UART 并说明了如何在 bootloader 和内核中配置 UART。

# 5.1 硬件概述

#### <sub>4</sub> 5.1.1 BLSP

BLSP 是在 MSM8x26 芯片族中代替传统 GSBI 核心的新设计。所有传统 GSBI 软件寄存器都已被移除。

每个 BLSP 块包含六个 QUP 和六个 UART 核心。BAM 代替了旧数据移动器(ADM)被用作硬件数据移动器。每个 BLSP 外围设备静态连接到一对 BAM 管道,该外围设备包含26 个可用于数据移动的管道,并支持 BAM 和非 BAM 数据传输。

### 5.1.2 UART核心

芯片集增加了以下功能:

- 支持 BAM
- 单字符模式

UART核心通过串口传输和接收数据,用于和其他 UART 协议设备进行数据通信。这种模式的配置主要是由 UART\_DM\_MR1 和 UART\_DM\_MR2 寄存器定义的。

# 16 5.1.3 基址

10

11

12

13

14

15

17

18

19

每个 UART 是通过 BLSP 核心 1 和 UART 核心(1 到 6)识别的,这样可以匹配软件接口手册中的标签。

#### Table 5-1 UART 物理地址

| BLSP 硬件 ID | UART 核心       | 物理地址                   |
|------------|---------------|------------------------|
|            |               | (UART_DM_BASE_ADDRESS) |
| BLSP1      | BLSP 1 UART 1 | 0xF991D000             |
| BLSP1      | BLSP 1 UART 2 | 0xF991E000             |
| BLSP1      | BLSP 1 UART 3 | 0xF991F000             |
| BLSP1      | BLSP 1 UART 4 | 0xF9920000             |
| BLSP1      | BLSP 1 UART 5 | 0xF9921000             |
| BLSP1      | BLSP 1 UART 6 | 0xF9922000             |

## 5.1.4 IRQ编号

每个 UART 是通过 BLSP 核心 1 和 UART 核心(1到6)识别的,这样可以匹配软件接口 手册中的标签。

#### Table 5-2 UART 中断表

| BLSP 硬件 ID | UART 核心       | IRQ# |
|------------|---------------|------|
| BLSP1      | BLSP 1 UART 1 | 107  |
| BLSP1      | BLSP 1 UART 2 | 108  |
| BLSP1      | BLSP 1 UART 3 | 109  |
| BLSP1      | BLSP 1 UART 4 | 110  |
| BLSP1      | BLSP 1 UART 5 | 111  |
| BLSP1      | BLSP 1 UART 6 | 112  |

# 5.2 软件概述

## 5.2.1 Bootloader中的UART

高通默认在 bootloader 中配置 BLSP1 UART3。本节描述了配置一个不同的 UART 所需的 变更,该 UART 用于调试。

### 5.2.1.1 启用UART用于调试

```
需修改的文件如下:
10
          Project_Root/bootable/bootloader/lk/project/msm8226.mk
12
          设置 flag, WITH DEBUG UART 为 TRUE:
13
          DEFINES += WITH DEBUG_UART=1
14
```

#### 5.2.1.2 设置基址

```
15
           需修改的文件如下:
16
          Project Root/bootable/bootloader/lk/target/msm8226/init.c
17
           设置正确的基址:
19
          void target_early_init(void)
20
21
           #if WITH_DEBUG_UART
22
23
            First argument represents the ID (can be any since it's not used)
            Second argument, if it is a GSBI base, must be 0
25
            Third Argument is the physical address for UART CORE defined in
             /bootable/bootloader/lk/platform/msm8226/include/platform/iomap.h
27
```

```
* /
            uart_dm_init(1, 0, BLSP1_UART2_BASE);//it is uart[0..5] instead of
          uart[1..6]
          #endif
    5.2.1.3 配置时钟
          需要以下两类时钟,这样 UART 可以在 MSM8226 设备上正确运行:
          ■ BLSP AHB 时钟
          ■ UART 核心时钟
          需修改的文件如下:
          Project_Root/bootable/bootloader/lk/platform/msm8226/acpuclock.c
11
          启用时钟:
12
          void clock_config_uart_dm(uint8_t id)
13
            int ret;
15
            /*
              NOTE: In clock regime clocks are # from 1 to 6 so UARTO would
              be identified as UART1
            * /
19
            //iface_clk is BLSP clk
20
            ret = clk get set enable("uart3 iface clk", 0, 1);
21
            //core_clock is UART clock.
23
            ret = clk_get_set_enable("uart3_core_clk", 7372800, 1);
          }
25
          在时钟体系中进行注册。默认启用 BLSP1_AHB 时钟。
27
    5.2.1.4 配置GPIO
          需要修改的文件如下:
29
          Project_Root/bootable/bootloader/lk/platform/msm8226/gpio.c
3.0
31
          配置正确的 GPIO:
32
          void gpio_config_uart_dm(uint8_t id)
33
          {
34
35
            Configure the RX/TX GPIO
36
            Argument 1: GPIO #
37
            Argument 2: Function (Please see device pinout for more information)
38
```

Argument 3: Input/Ouput (Can be 0/1)

39

```
Argument 4: Should be no PULL
Argument 5: Drive strength
Argument 6: Output Enable (Can be 0/1)

*/

gpio_tlmm_config(9, 2, GPIO_INPUT, GPIO_NO_PULL,
GPIO_8MA, GPIO_DISABLE);
gpio_tlmm_config(8, 2, GPIO_OUTPUT, GPIO_NO_PULL,
GPIO_8MA, GPIO_DISABLE);

GPIO_8MA, GPIO_DISABLE);

GPIO_8MA, GPIO_DISABLE);
```

#### 5.2.1.5 调试建议

10

11

12

13

14

15

16

17 18

19

20

21

2.2

23

24

25

26

2.7

28

29

30

31

32

33

如果正确配置了 UART, 串行控制台会显示以下消息:

#### Android Bootloader - UART DM Initialized!!!

如果没看到此消息,参考以下建议:

■ 设置断点

在以下文档 msm\_boot\_uart\_dm\_write(uart\_dm\_base, data, 44)的 uart\_dm\_init 功能行,添加 断点到 bootloader:

/bootable/bootloader/lk/platform/msm\_shared/uart\_dm.c

■ 检查正确设置的 GPIO

检查 GPIO 配置寄存器,GPIO\_CFGn,确保 GPIO 设置有效。

## 5.2.2 内核中的低速UART

低速 UART 是基于 FIFO 的 UART 驱动,用于低速传输较小的数据,比如控制台调试及 IrDA 传输。如要传输大量的数据或者需进行高速数据传输,高通推荐使用高速 UART 驱动。

BLSP1 UART3 Base 0xF991F000 默认预配置为低速 UART。

#### 5.2.2.1 代码变更

以下示例描述了如何配置 BLSP1 UART3,以便在 MSM8226 芯片集上使用低速 UART 驱动。

同样的方法适用于 MSM8x26 芯片集, 但有以下改动:

设备树源--/kernel/arch/arm/boot/dts/msm8226.dtsi

Clk表--/kernel/arch/arm/mach-msm/clock-8226.c

在此文件中,更新 msm clocks 8226[]表。

GPIO表 -- /kernel/arch/arm/mach-msm/board-8226-gpiomux.c

1. 创建设备树节点

```
更多细节,请参考设备树源:
              /kernel/arch/arm/boot/dts/msm8226.dtsi
     NOTE: UART 目前没有指定的 ID 字段。因此,第一个注册的 UART 是 ttyHSL0,第二个是
          ttyHSL1 o
              需修改以下文件:
              /kernel/arch/arm/boot/dts/msm8226.dtsi
             增加新的设备树节点:
             serial@f991f000  { //0xF991F000 is the UART_DM Base Address
               compatible = "qcom,msm-lsuart-v14"; //manufacture, model of serial
10
             driver
11
               reg = \langle 0xf991f000 \ 0x1000 \rangle; //Base address UART DM and size
12
                  First Field: 0 SPI interrupt (Shared Peripheral Interrupt)
14
                  Second Field: Interrupt #
                 Third field: Trigger type, keep 0
16
                 For more
17
              information:/kernel/Documentation/devicetree/bindings/arm/gic.txt
18
               interrupts = <0 109 0>;
20
               status = "ok"; //Status OK enables it
21
              };
22
23
          2. 设置时钟
24
             修改以下文件:
25
             Project_Root/kernel/arch/arm/mach-msm/clock-8226.c
26
             添加时钟节点:
28
              static struct clk_lookup msm_clocks_8226[] = {
29
                //Add node to BLSP1 AHB Clock
30
               CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
31
32
               Add a node to UART Core clock.
33
               Note: In clock regime UART clocks are label #1 to #6.
34
               * /
35
               CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
36
37
          3. 设置 GPIO
              修改以下文件:
39
```

```
Project_Root/kernel/arch/arm/mach-msm/board-8226-gpiomux.c
             a. 创建如下配置结构:
                static struct gpiomux_setting gpio_uart_config = {
                   .func = GPIOMUX_FUNC_2, //Please look @ GPIO function table for
                correct function
                   .drv = GPIOMUX_DRV_8MA, //Drive Strength
                  .pull = GPIOMUX_PULL_NONE, //Should be PULL NONE for UART
                };
             b. 创建 GPIO 数组:
                static struct msm_gpiomux_config msm_blsp_configs[] __initdata = {
10
                  {
11
                               = 8, //BLSP1 UART3 TX
                    .gpio
12
                    .settings = {
13
                      [GPIOMUX SUSPENDED] = & aprio uart config,
14
                    },
15
                  },
16
17
                    .gpio
                                     //BLSP1 UART3 RX
18
                    .settings = {
19
                      [GPIOMUX_SUSPENDED] = &gpio_uart_config,
20
                    },
21
                  },
22
             c. 注册 GPIO:
23
                void __init msm_8226_init_gpiomux(void)
24
25
                  rc = msm_gpiomux_init(NR_GPIO_IRQS);
26
27
                  //Registers the GPIO with GPIO class
28
                  msm_gpiomux_install(msm_blsp_configs,
29
                ARRAY_SIZE(msm_blsp_configs));
30
31
          4. 调试建议
32
             以下描述了如何验证低速 UART。
33
             a. 检查注册情况
34
                运行以下命令,确保 UART 正确注册到 TTY 栈:
35
                adb shell -> start a new shell
36
                ls /dev/ttyHSL* -> Make sure UART is properly registered
37
38
                如果没有看到设备,查看代码更正,确保已定义所有信息并且信息是正确的。
39
             b. 检查内部回路
40
                   运行以下命令启用回路:
```

adb shell mount -t debugfs none /sys/kernel/debug -> mount debug fs cd /sys/kernel/debug/msm\_serial\_hsl -> directory for Low Speed UART echo 1 > loopback.# -> enable loopback. # is device # cat loopback.# -> make sure returns 1 ii 打开另一个 shell, 转储 UART Rx 数据: adb shell cat /dev/ttyHSL# ->Dump any data UART Receive 10 iii 通过单独的 shell 传输测试数据: 11 adb shell 12 echo "This Document Is Very Much Helpful" > /dev/ttyHSL# ->Transfer data 14 15 如果回路可以运行: 16 由于内部回路以及 cat 程序打开 UART 的方式,可以连续在命令 shell 中看到测试 17 消息环路直到退出 cat 程序。 18 假设已正确配置 UART,并且只有 GPIO 设置需要确认。 19 c. 回路不能运行: 20 如果回路不能运行, 检查时钟设置。 21 检查时钟之前,从 shell 打开 UART,确认 UART 处于激活状态: 22 adb shell 23 cat /dev/ttyHSL# ->Dump any data UART Receive 24 d. 回路可以运行,但没有信号输出 如果回路可以运行,但是没有任何信号输出,请检查 GPIO 设置。 26

# 5.2.3 内核中的高速UART

28

29

30

UART\_DM 可被配置为基于 BAM 的 UART。此驱动是专为高速、大数据传输设计的,比如蓝牙通信。

#### 5.2.3.1 BLSP BAM地址及IRQ

每个 BLSP 核心有一个主要的 BAM 硬件块和一个专用的 IRQ。

#### Table 5-3 BLSP BAM 物理地址

| BLSP 硬件 ID | UART 核心          | (BLSP_BAM, IRQ) |
|------------|------------------|-----------------|
| BLSP1      | BLSP 1 UART[1:6] | 0xF9904000, 238 |

### 5.2.3.2 BAM管道分配

每个 BLSP UART 核心有两个为数据移动预分配的独特管道(Consumer and Producer)。 UART Pipe Assignment 表列出了每个 BLSP UART\_DM 核心所用的管道。

#### Table 5-4 BAM 管道

| BLSP 硬件 ID | UART 核心      | Pipes (Consumer and Producer) |
|------------|--------------|-------------------------------|
| BLSP1      | BLSP 1 UART1 | 0,1                           |
| BLSP1      | BLSP 1 UART2 | 2,3                           |
| BLSP1      | BLSP 1 UART3 | 4,5                           |
| BLSP1      | BLSP 1 UART4 | 6,7                           |
| BLSP1      | BLSP 1 UART5 | 8,9                           |
| BLSP1      | BLSP 1 UART6 | 10,11                         |

#### 5.2.3.3 代码变更

10

11

12

14

15

17

18

19

以下示例说明了如何在 MSM8226 芯片集上将 BLSP1\_UART2 配置为高速 UART。

设备树源 -- /kernel/arch/arm/boot/dts/msm8226.dtsi

Clk表 -- /kernel/arch/arm/mach-msm/clock-8226.c

在此文件中,更新 msm\_clocks\_8226[]表。

GPIO表 -- /kernel/arch/arm/mach-msm/board-8226-gpiomux.c

#### ARM TrustZone 变更 --

/trustzone\_images/core/hwengines/bam/8x26/bamtgtcfgdata\_tz.h

1. 创建设备树节点

详细信息,请参考以下设备树文档:

/kernel/Documentation/devicetree/bindings/tty/serial/msm serial hs.txt.

#### 修改以下文件:

/kernel/arch/arm/boot/dts/msm8226.dtsi

或者任何使用的 dts/dtsi 文件。

#### 以下列出了最低要求:

```
21
                uart2: uart@f991e000 { //0xF991E000 is the UART DM Base address for
              BLSP1_UART2
23
                   /*
24
                    UART ID, Recommend OEM to use Large ID so does not conflict with
25
                    Qualcomm configured ID.
26
                    cell-index 102 would represent as /dev/ttyHS102
27
28
                  cell-index = <102>; //UART ID, Recommend OEM to use Large ID # that
29
              < 255
30
```

```
compatible = "gcom,msm-hsuart-v14"; //manufacture, model (must be
              same)
                  status = "ok"; //"ok" or "okay" to enable
                  /*
                  First Row UART DM Base and Size always 0x1000
                  Second Row is BAM address, size always 0x19000
                  For BLSP1 UART0:5 Bam Address = 0xF9904000
                  * /
                  reg = <0xf991e000 0x1000>,
                  <0xf9904000 0x19000>;
                  reg-names = "core_mem", "bam_mem"; //Keep the same names
11
                  /*
12
                  First Field: 0 SPI interrupt (Shared Peripheral Interrupt)
13
                  Second Field: Interrupt #
                  Third field: Trigger type, keep 0
15
                  For more
              information:/kernel/Documentation/devicetree/bindings/arm/gic.txt
17
                  First Row UART DM IRO #
18
                  Second Row is BAM IRQ
19
                  For BLSP1 UART0:5 IRQ = 238
20
                  * /
21
                  interrupts = <0 108 0>, <0 238 0>;
22
                  interrupt-names = "core_irq", "bam_irq"; //Keep same
23
                  qcom,bam-tx-ep-pipe-index = <2>; //BAM Consumer Pipe
                  qcom,bam-rx-ep-pipe-index = <3>; //BAM Producer Pipe
25
                };
          2. 设置时钟
2.7
     NOTE: 这部分内容基于 MSM8226-ES 发布版本。这些时钟不支持设备树格式。
28
              修改以下文件:
29
             Project Root/kernel/arch/arm/mach-msm/clock-8226.c
30
31
              在 UART 核心时钟上添加节点:
              static struct clk_lookup msm_clocks_8226[] = {
33
                //Add node to BLSP1 AHB Clock
34
                CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.uart"),
35
                / *
36
                Add a node to UART core clock
37
                Note: In clock regime UART clocks are labeled #1 to 6, so UART2 is
38
                BLSP1 UART 1
39
40
                CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.uart"),
41
```

3. 设置 GPIO。 NOTE: 这部分内容基于 MSM8226-ES 发布版本, GPIO 驱动目前不完全支持设备树格式。 修改以下文件: Project\_Root/kernel/arch/arm/mach-msm/board-8226-gpiomux.c a. 创建如下配置结构: static struct gpiomux\_setting gpio\_uart\_config = { .func = GPIOMUX FUNC 2, //Please look @ GPIO function table for correct function .drv = GPIOMUX\_DRV\_8MA, //Drive Strength 10 .pull = GPIOMUX\_PULL\_NONE, //Should be PULL NONE for UART 11 }; 12 b. 创建 GPIO 数组: 14 static struct msm\_gpiomux\_config msm\_blsp\_configs[] \_\_initdata = { 15 16 .gpio = 4,/\* BLSP2 UART TX \*/ .settings = { 18 [GPIOMUX\_SUSPENDED] = &gpio\_uart\_config, 19 20 }, 2.2 /\* BLSP2 UART RX \*/ .qpio .settings = { 2.4 [GPIOMUX\_SUSPENDED] = &gpio\_uart\_config, }, 26 }, 28 /\* BLSP2 UART CTS \*/ .gpio = 6, .settings = { 30 [GPIOMUX\_SUSPENDED] = &gpio\_uart\_config, 31 }, 32 }, 34 = 7, /\* BLSP2 UART RFR \*/ .gpio .settings = { 36 [GPIOMUX\_SUSPENDED] = &gpio\_uart\_config, }, 38 }, c. 注册 GPIO: 40 void \_\_init msm\_8226\_init\_gpiomux(void)

```
{
                  rc = msm_gpiomux_init(NR_GPIO_IRQS);
                  /*
                    Make sure the same GPIO # not registered twice or used by
                    another subsystem such as modem.
                  msm_gpiomux_install(msm_blsp_configs,
                ARRAY_SIZE(msm_blsp_configs));
          4. 更改 TrustZone
11
             任何子系统(比如 Modem 和 LPASS)都可以使用每个 BLSP。需将 BAM pipe 的控制
12
             权交给应用处理器。
13
             修改以下文件:
14
             /trustzone_images/core/hwengines/bam/8226/bamtgtcfgdata_tz.h
16
             将应用核心分配给 BLSP BAM 管道:
18
               bam tgt blsp1 secconfig = BLSP1 Core
20
               Each Bit You set represent Pipe #
21
                 For example Bit 0 = Pipe # 0
2.2
                            Bit 5 = Pipe # 5
2.4
               Any bit set on TZBSP_VMID_AP owns by APPs
26
             bam_sec_config_type bam_tgt_blsp1_secconfig =
28
                 { //Since BLSP1_UART2 is pipe 2, 3. Bit 2, 3 should be set to APPS
                     {0x00C0FFFF, TZBSP_VMID_AP}, //Bit 2,3 Should be Set
30
                     {0x003F0000, TZBSP_VMID_LPASS } //Make sure Bit 2,3 is Cleared
32
          };
33
    5.2.3.4 调试建议
34
          本节描述了如何验证高速 UART。
35
           ■ 检查注册情况
36
             运行以下命令,确保 UART 正确注册到 TTY 栈:
37
             adb shell -> start a new shell
38
             ls /dev/ttyHS* -> Make sure UART is properly registered
39
```

如果没有看到设备,查看代码更正,确保已定义所有信息并且信息是正确的。

### ■ 检查内部回路

a. 运行以下命令启用内部回路:

adb shell

mount -t debugfs none /sys/kernel/debug -> mount debug fs

cd /sys/kernel/debug/msm\_serial\_hs -> directory for High Speed

UART

10

11

12

14

15

16

18

20

21

24

25

26

2.7

28

29

echo 1 > loopback.# -> enable loopback. # is

device #

cat loopback.# -> make sure returns 1

b. 打开另一个 shell, 转储UART Rx 数据:

adb shell

cat /dev/ttyHS# ->Dump any data UART Receive

c. 通过单独的 shell 传输测试数据:

adb shell

echo "This Is A Helpful Document" > /dev/ttyHS# ->Transfer data

如果回路可以运行:

由于内部回路及 cat 程序打开 UART 的方式,可以连续在 shell 命令中看到测试消息环路直到退出 cat 程序。

假设已正确配置 UART,并且只有 GPIO 设置需要确认。

### ■ 回路不能运行

确保应用处理器能接入指定的管道。

### Table 5-5 BAM 管道

| BLSP 管道   | PIPE_TRUST_REG | PIPE_CTRL_REG |
|-----------|----------------|---------------|
| BLSP1_P 0 | 0xF9905030     | 0xF9905000    |
| BLSP1_P 1 | 0xF9906030     | 0xF9906000    |
| BLSP1_P 2 | 0xF9907030     | 0xF9907000    |
| BLSP1_P 3 | 0xF9908030     | 0xF9908000    |
| BLSP1_P 4 | 0xF9909030     | 0xF9909000    |
| BLSP1_P 5 | 0xF990a030     | 0xF990a000    |

一旦系统启动,将 JTAG 附到 RPM 和 Cortex A7 核心上(t32 cmd: sys.m.a)。

断开所有 Cortex A7 核心(t32 cmd: b)。

确保 APCS\_CLOCK\_BRANCH\_ENA\_VOTE 寄存器 (APCS\_CLOCK\_BRANCH\_ENA\_VOTE = 0xFC401484)已设置 bit 15 和 bit 17, 打开 BLSP\_AHB\_CLK。

NOTE: MSM8x26 芯片集只需要 bit 17。

```
□ 确保应用处理器 BLSP_PIPE_TRUST_REG 设为零。(通过安全模式读取)
               D AZ:0xF9907030 -- BLSP1 pipe 2 \\
               D AZ:0xF9908030 -- BLSP1 pipe 3
             □ 确认在非安全模式,可以读/写 PIPE\ CTRL\ REG。
               D.S A:0x0:0xF9907000 \%LE \%LONG 0xABCD -- Writing pipe 2 \\
               D.S A:0x0:0xF9908000 \ \%LE \%LONG 0xABCD -- Writing pipe 3 \\
               data.in A:0xF9907000 /long -- Reading pipe 2 \\
               data.in A:0xF9908000 /long -- Reading pipe 3
               如果以上测试失败,检查 TrustZone 更正。
          ■ 检查时钟设置
10
            检查时钟设置前,确保 UART 处于激活状态。从 shell 打开 UART:
11
            adb shell
12
            cat /dev/ttyHS# ->Dump any data UART Receive
13
          ■ 回路可以运行,但没有信号输出
14
            如果回路可以运行,但是没有任何信号输出,请检查 GPIO 设置。
15
            可选配置:
16
            一旦基本 UART 功能得到验证,可增加以下设置,加强 UART_DM 功能。
17
          ■ 运行时间 GPIO 配置
18
            UART 驱动可以选择支持运行时间 GPIO 配置,这样在激活状态下,GPIO 配置为
19
            UART模式。在暂停状态下,GPIO转换至默认的暂停/省电模式,该模式是由用户指
20
            定的。
21
            修改以下文件:
22
            Project_Root/kernel/arch/arm/mach-msm/board-8226-gpiomux.c
23
            d. 创建 GPIO 激活/暂停配置结构:
                 //GPIO Configuration during Active State
25
                 static struct gpiomux_setting gpio_uart_active_config = {
26
                   .func = GPIOMUX_FUNC_2, //Please look @ GPIO function table for
               proper value.
28
                   .drv = GPIOMUX_DRV_8MA, //Drive Strength
                   .pull = GPIOMUX_PULL_NONE, //Should be PULL NONE
30
                 };
31
                //Obtain recommended suspend settings from HW engineer
32
                 static struct gpiomux_setting gpio_uart_suspend_config = {
33
                   .func = GPIOMUX_FUNC_GPIO, //SUSPEND Configuration
34
                   .drv = GPIOMUX_DRV_2MA, //Drive Strength
                   .pull = GPIOMUX_PULL_NONE, //PULL Configuration
36
                 };
            e. 创建 GPIO 数组:
38
                 static struct msm_gpiomux_config msm_blsp_configs[] __initdata = {
```

```
{
                       .gpio
                                                      /* BLSP2 UART TX */
                       .settings = {
                   [GPIOMUX ACTIVE] =
                                         &gpio_uart_active_config,
                   [GPIOMUX_SUSPENDED] = &gpio_uart_suspend_config,
                       },
                     },
                                                      /* BLSP2 UART RX */
                       .gpio
                                  = 5,
                       .settings = {
10
                   [GPIOMUX_ACTIVE] =
                                         &gpio_uart_active_config,
11
                   [GPIOMUX_SUSPENDED] = &gpio_uart_suspend_config,
12
                       },
13
                     },
14
15
                                                        BLSP2 UART CTS */
                       .gpio
16
                       .settings = {
17
                   [GPIOMUX_ACTIVE] =
                                         &gpio_uart_active_config,
18
                   [GPIOMUX_SUSPENDED] = &gpio_uart_suspend_config,
19
20
21
22
                                                        BLSP2 UART RFR */
                       .gpio
23
                       .settings = {
24
                   [GPIOMUX_ACTIVE] =
                                         &gpio_uart_active_config,
                   [GPIOMUX_SUSPENDED] = &gpio_uart_suspend_config,
26
                       },
                     },
28
              f. 注册 GPIO:
                 void __init msm_8226_init_gpiomux(void)
30
31
                   rc = msm_gpiomux_init(NR_GPIO_IRQS);
32
33
                   //Registers the GPIO with GPIO class
34
                   msm_gpiomux_install(msm_blsp_configs,
35
                 ARRAY_SIZE(msm_blsp_configs));
              g. 在设备树上添加 GPIO 编号:
37
                 修改以下文件:
                 /kernel/arch/arm/boot/dts/msm8226.dtsi
39
                 或者任何使用的 dts/dtsi 文件。
40
                 要启用带有 UART 核心的运行时间 GPIO 配置,须遵循以下设备树配置。
42
```

```
//Add following additional nodes to enable RunTime GPIO
                 Configuration
                   uart2: uart@f991e000 { //0xF991E000 is the UART DM Base address for
                 BLSP1_UART2
                     /*
                     Please look @
                 /kernel/Documentation/devicetree/bindings/gpio/gpio-msm.txt
                     for more info on how to specify GPIO
                     First Field = Controller name
                     Second Field = GPIO #
10
                     Third Field = Not Used.
12
                     qcom,tx-gpio = <&msmgpio 4 0>;
                     qcom,rx-gpio = <&msmgpio 5 0>;
14
                     qcom,cts-gpio = <&msmgpio 6 0>;
15
                     qcom,rfr-gpio = <&msmgpio 7 0>;
16
                   };
           最新细节,请参考以下设备树文档:
18
           /kernel/Documentation/devicetree/bindings/tty/serial/msm_serial_hs.txt.
```

2013: Hr. 9: 11, 178.

# 6 串行外设接口

本章描述了串行外设接口(SPI)并说明了如何在内核中对其进行配置。

## 6.1 硬件概述

## 6.1.1 SPI核心

SPI 支持主备设备间的全双工、半双工、同步和串行通信。并且没有明确的通信框架、错误检查或定义的数据字长。

### 主要功能:

11

12

13

16

17

18

- 支持最高 48MHz 频段
- 支持 4 到 32 位字长的传输
  - 支持每总线最多四个芯片选择(CS)
    - 支持 BAM (对于 8x26 芯片集来说是全新的)

### Table 6-1 基址

| BLSP 硬件 ID | QUP 核心       | 物理地址       |
|------------|--------------|------------|
| BLSP1      | BLSP 1 QUP 1 | 0xF9923000 |
| BLSP1      | BLSP 1 QUP 2 | 0xF9924000 |
| BLSP1      | BLSP 1 QUP 3 | 0xF9925000 |
| BLSP1      | BLSP 1 QUP 4 | 0xF9926000 |
| BLSP1      | BLSP 1 QUP 5 | 0xF9927000 |
| BLSP1      | BLSP 1 QUP 6 | 0xF9928000 |

SPI 核心和 QUP 核心共享相同的值或基址。

# 6.2 软件概述

# 6.2.1 在内核中配置QUP核心为SPI

本节描述了如何将 MSM8x26 芯片集中的任一可用 QUP 核心配置为并用作 SPI 设备。

高通默认预配置 BLSP1\_QUP0 为 SPI。更多详细信息,请参考

/kernel/arch/arm/boot/dts/msm8226.dtsi。

## 6.2.1.1 代码变更

```
以下示例描述了对于 MSM8226 芯片集,如何将 BLSP1\ OUP1 配置为 SPI。同样的方法适
2
          用于 MSM8x26 芯片集, 但需进行如下变更:
          设备树源 -- /kernel/arch/arm/boot/dts/msm8226.dtsi
          Clk 表格 -- /kernel/arch/arm/mach-msm/clock-8226.c
          在该文件中,更新 msm_clocks_8226 表。
          GPIO 表格 -- /kernel/arch/arm/mach-msm/board-8226-gpiomux.c
          TrustZone 变更 -- /trustzone_images/core/hwengines/bam/8x26/bamtgtcfgdata_tz.h
          1. 创建设备树
              修改以下文件:
              /kernel/arch/arm/boot/dts/msm8226.dts
11
12
             增加新的设备树节点:
13
              spi 0: spi@f9923000 { /* BLSP1 QUP1 */
                  compatible = "qcom,spi-qup-v2";//Manufactur and Model
15
                  #address-cells = <1>;
                  #size-cells = <0>;
17
                  reg-names = "spi_physical", "spi_bam_physical";
18
                  reg = <0xf9923000 0x1000>,//Base address for BLSP1 OUP1 and size
19
                        <0xf9904000 0xF000>;
                  interrupt-names = "spi_irq", "spi_bam_irq";
21
                  interrupts = <0 95 0>, <0 238 0>;
22
23
                             First Field: 0 SPI interrupt (Shared Peripheral
24
             Interrupt)
25
                             Second Field: Interrupt #
                             Third field: Trigger type, keep 0
2.7
                             For more
28
              information:/kernel/Documentation/devicetree/bindings/arm/gic.txt
29
30
31
                  spi-max-frequency = <19200000>;//Maximum supported frequency in HZ
32
33
                  qpios = < \&msmqpio 3 0>, /* CLK */
34
                       <&msmgpio 1 0>, /* MISO */
35
                       <&msmgpio 0 0>; /* MOSI */
36
                  cs-gpios = <&msmgpio 22 0>;
37
38
39
                  qcom,infinite-mode = <0>;
                  qcom,use-bam;
40
                  qcom, ver-reg-exists;
41
```

```
gcom,bam-consumer-pipe-index = <12>;// BAM consumer PIPE
                   qcom,bam-producer-pipe-index = <13>;// BAM producer PIPE
              };
              最新细节,请遵循:
              /kernel/Documentation/devicetree/bindings/spi/spi_qsd.txt.
          2. 设置时钟
              该步骤描述了如何修改时钟表格。
             修改以下文件:
             Project_Root/kernel/arch/arm/mach-msm/clock-8226.c
10
11
             增加时钟节点:
12
              static struct clk lookup msm clocks 8226[] =
13
                //Add node to BLSP1 AHB Clock
               CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.spi"),
15
               Add a node to QUP Core clock.
17
18
               CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, "f9923000.spi"),
19
          3. 设置 GPIO
20
             修改以下文件:
21
             Project Root/kernel/arch/arm/mach-msm/board-8226-gpiomux.c
22
23
              创建如下配置结构:
24
             static struct gpiomux_setting gpio_spi_config = {
25
                .func = GPIOMUX_FUNC_1, //Please look @ GPIO function table for
26
27
             correct function
                .drv = GPIOMUX_DRV_8MA, //Drive Strength
28
                .pull = GPIOMUX_PULL_NONE, //Should be PULL NONE
              };
30
          4. 创建 GPIO 数组
31
              static struct msm_gpiomux_config msm_blsp_configs[] __initdata = {
32
33
                             = 0, //BLSP1_QUP1 MOSI
                  .gpio
34
                  .settings = {
                    [GPIOMUX_SUSPENDED] = &gpio_spi_config,
36
                  },
37
                },
38
                             = 1, //BLSP1 OUP5 MISO
                  .gpio
40
```

```
.settings = {
                    [GPIOMUX_SUSPENDED] = &gpio_spi_config,
                  },
                },
                              = 2, //BLSP1_QUP5 CS
                  .gpio
                  .settings = {
                    [GPIOMUX_SUSPENDED] = &gpio_spi_cs_config,
                  },
                },
10
11
                  .gpio
                              = 3,
                                   //BLSP1 QUP5 CLK
12
                   .settings = {
13
                    [GPIOMUX_SUSPENDED] = &gpio_spi_config
14
                  },
15
                },
16
              注册 GPIO:
17
              void ___init msm_8226_init_gpiomux(void)
18
19
                rc = msm_gpiomux_init(NR_GPIO_IRQS);
20
21
                //Registers the GPIO with GPIO class
22
                msm gpiomux install(msm blsp configs, ARRAY SIZE(msm blsp configs));
23
           最新细节,请参考设备树文档:
24
           /kernel/Documentation/devicetree/bindings/spi/spi gsd.txt.
25
```

# 6.2.2 快速确认

26

27

28

37

38

39 40 如果所有信息已正确输入,可以看到 SPI 总线注册到/sys/class/spi\_master/spi, 并且 cell-index 匹配总线编号。

```
adb shell --> Get adb shell

cd /sys/class/spi_master to list all the spi master

root@android:/sys/class/spi_master # ls

ls

spi0

spi6

spi7
```

### 6.2.2.1 通过设备树注册备用设备

SPI 总线注册后,可以创建备用设备,并将其注册到 SPI 主用设备。关于 SPI 备用设备,可参考以下文件:

```
/kernel/arch/arm/boot/dts/msm8226.dts
           /kernel/Documentation/devicetree/bindings/spi/spi_qsd.txt
           /kernel/Documentation/devicetree/bindings/spi/spi-bus.txt
           以下示例显示了注册备用设备的最低要求。
           1. 创建设备树节点
              修改以下文件:
              /kernel/arch/arm/boot/dts/msm8226.dts
              增加新的设备树节点:
                spi@f9923000 {
10
                  qcom-spi-test@0 { //Slave driver and CS ID
11
                    compatible = "gcom, spi-test"; //Manufacture, and Model
12
                    reg = <0>; //Same as CS ID
13
                    spi-max-frequency = <4800000>; //Max Frequency for Device
14
15
                    * Following elements are optional. For more detail respect to
                    * SPI please see
17
              /kernel/Documentation/devicetree/bindings/spi/spi-bus.txt
18
                    * For general settings respect to device tree look @ sdcc device
19
              tree
2.0
                    * /
21
                    spi-cpol; //CPOL bit set for SPI polarity
22
                    spi-cpha; //CPHA bit set for SPI Phase
23
                    spi-cs-high; //CS Active High
24
                    interrupt-parent = <&msmgpio>; //GPIO Handler
25
                    interrupts = <61 0>; //GPIO # and flags
26
                    qcom_spi_test,irq-gpio = <&msmgpio 61 0x00>; //Pass a GPIO
27
                  };
28
                };
29
          2. 示例备用设备驱动如下:
30
              #include <linux/module.h>
              #include <linux/init.h>
32
              #include <linux/delay.h>
33
              #include <linux/spi/spi.h>
34
              #include <linux/interrupt.h>
              #include <linux/slab.h>
36
              #include <linux/gpio.h>
37
              #include <linux/debugfs.h>
38
              #include <linux/seq_file.h>
39
              #include <linux/regulator/consumer.h>
40
              #include <linux/string.h>
41
              #include ux/of qpio.h>
42
```

```
#ifdef CONFIG_OF //Open firmware must be defined for dts useage
               static struct of_device_id qcom_spi_test_table[] = {
               { .compatible = "qcom,spi-test",}, //Compatible node must match dts
               { },
               };
               #else
               #define qcom_spi_test_table NULL
               #endif
10
11
               #define BUFFER_SIZE 4<<10</pre>
12
               struct spi_message spi_msg;
13
               struct spi_transfer spi_xfer;
14
              u8 *tx_buf; //This needs to be DMA friendly buffer
15
               static int spi_test_transfer(struct spi_device *spi)
16
17
               spi_message_init(&spi_msg);
18
19
               spi_xfer.tx_buf = tx_buf;
20
               spi_xfer.len = BUFFER_SIZE;
21
               spi_xfer.bits_per_word = 8;
22
23
               spi_xfer.speed_hz = spi->max_speed_hz;
24
               spi_message_add_tail(&spi_xfer, &spi_msg);
25
26
               return spi_sync(spi, &spi_msg);
28
29
30
               static int __devinit spi_test_probe(struct spi_device *spi)
32
               int irq qpio = -1;
34
35
               int irq;
               int cs;
36
               int cpha, cpol, cs_high;
              u32 max_speed;
38
               dev_err(&spi->dev, "s\n", __func__);
40
41
                       //allocate memory for transfer
42
               tx_buf = kmalloc(BUFFER_SIZE, GFP_ATOMIC);
43
               if(tx_buf == NULL){
44
```

```
dev_err(&spi->dev, "s: mem alloc failed\n", __func__);
                   return -ENOMEM;
              //Parse data using dt.
              if(spi->dev.of_node){
                irq_gpio = of_get_named_gpio_flags(spi->dev.of_node,
              "qcom_spi_test,irq-gpio", 0, NULL);
              irq = spi->irq;
              cs = spi->chip_select;
              cpha = ( spi->mode & SPI_CPHA ) ? 1:0;
11
              cpol = ( spi->mode & SPI_CPOL ) ? 1:0;
12
              cs_high = ( spi->mode & SPI_CS_HIGH ) ? 1:0;
13
              max speed = spi->max speed hz;
              dev_err(&spi->dev, "gpio [d] irq [d] gpio_irq [d] cs [x] CPHA [x] CPOL
15
              [x] CS_HIGH [x]\n",
16
                   irq_gpio, irq, gpio_to_irq(irq_gpio), cs, cpha, cpol, cs_high);
17
18
              dev_err(&spi->dev, "Max_speed [d]\n", max_speed );
19
20
              //Once you have a spi_device structure you can do a transfer anytime
21
              spi->bits_per_word = 8;
22
              dev_err(&spi->dev, "SPI sync returned [d]\n", spi_test_transfer(spi));
23
              return 0;
24
25
2.7
              //SPI Driver Info
28
              static struct spi_driver spi_test_driver = {
29
               .driver = {
30
                    .name
                              = "qcom_spi_test",
31
                    .owner
                              = THIS_MODULE,
                    .of_match_table = qcom_spi_test_table,
33
34
              },
              .probe
                              = spi_test_probe,
35
              };
36
37
              static int __init spi_test_init(void)
39
              return spi_register_driver(&spi_test_driver);
41
43
              static void __exit spi_test_exit(void)
44
45
```

```
spi_unregister_driver(&spi_test_driver);
             }
             module_init(spi_test_init);
             module_exit(spi_test_exit);
             MODULE_DESCRIPTION("SPI TEST");
             MODULE_LICENSE("GPL v2");
          在内核日志中,以下消息表明已正确配置设备树。
          <3>[
                  2.503571] qcom_spi_test spi6.0: spi_test_probe
          <3>[
                  2.507305] qcom_spi_test spi6.0: gpio [61] irq [306] gpio_irq [306]
11
                                cs [0] CPHA [1] CPOL [1] CS_HIGH [1]
12
          <3>[
                  2.516825] gcom_spi_test spi6.0: Max_speed [4800000]
13
          <3>[
                  2.521932] qcom_spi_test spi6.0: SPI sync returned [0]
14
```

# 6.2.3 可选: 启用数据移动模式 (BAM)

SPI 可以在数据移动模式(BAM)或基于 FIFO 的模式下运行。如需传输大量数据,高通推荐 启用 BAM 模式以卸载 CPU。

### 6.2.3.1 BLSP BAM地址及IRQ

17

19

20

22

23

24

25

每个 BLSP 内核有一个主用 BAM 硬件块和一个专用 IRQ。

### Table 6-2 BLSP BAM 物理地址

| BLSP 硬件 ID | QUP 核心         | BLSP_BAM, IRQ  |
|------------|----------------|----------------|
| BLSP1      | BLSP1_QUP[1:6] | 0xF9904000,238 |

### Table 6-3 BAM 管道分配

| BLSP 硬件 ID | QUP 核心      | PIPE(in, out) |
|------------|-------------|---------------|
| BLSP1      | BLSP1_QUP_1 | 12,13         |
| BLSP1      | BLSP1_QUP_2 | 14,15         |
| BLSP1      | BLSP1_QUP_3 | 16,17         |
| BLSP1      | BLSP1_QUP_4 | 18,19         |
| BLSP1      | BLSP1_QUP_5 | 20,21         |
| BLSP1      | BLSP1_QUP_6 | 22,23         |

每个 BLSP QUP 核心有两个预分配给数据移动操作的独特管道(Consumer and Producer)。 MSM8x26 芯片集只包含一个 BLSP 核心。

### 6.2.3.2 代码变更

本节描述了如何启用 SPI 的 BAM 模式。

```
1. 设备树变更:
如要启用带有 SPI 核心的 BAM,需遵循以下设备树配置:
最新细节如下:
```

```
/kernel/Documentation/devicetree/bindings/spi/spi_qsd.txt
                //Add following additional nodes device tree to enable BAM
                spi@f9923000 {
                  /*
                  Modify the reg field as below to add BLSP BAM base address.
                  First Row BLSP_QUP Base and Size always 0x1000
                  Second Row is BAM address, size always 0x19000
10
                  For BLSP1 QUP0:5 Bam Address = 0xF9904000
12
                  reg = <0xf9928000 0x1000>,
13
                         <0xf9904000 0x19000>;
14
                  reg-names = "spi_physical", "spi_bam_physical"; //Keep the same
15
              names
16
17
18
                  /*
19
                  Replace the interrupt field.
20
                  First Field: 0 SPI interrupt (Shared Peripheral Interrupt)
21
                  Second Field: Interrupt #
22
                  Third field: Trigger type, keep 0
23
2.4
                  For more
              information:/kernel/Documentation/devicetree/bindings/arm/gic.txt
25
                  First Row BLSP_QUP IRQ #
                  Second Row is BAM IRQ
27
                  For BLSP1 QUP0:5 IRQ = 238
29
                  interrupts = <0 100 0>, <0 238 0>;
30
                  interrupt-names = "spi_irq", "spi_bam_irq"; //Keep same
31
32
                  /*
33
                  Add Consumer and Producer Pipes
35
                  qcom,use-bam; //enable BAM-mode
                  qcom,bam-consumer-pipe-index = <22>; //Consumer PIPE from table
37
38
              MSM8226 BLSP SPI Pipe Assignment
                  qcom,bam-producer-pipe-index = <23>; //Producer PIPE from table
39
              MSM8226 BLSP SPI Pipe Assignment
40
                  qcom, ver-reg-exists; //Version register exists (True for 8226)
41
                };
42
```

### 2. TrustZone 变更:

```
任何子系统(比如 Modem 和 LPASS)都可以使用每个 BLSP。需将 BAM pipe 的控制
             权交给应用处理器。
             修改以下文件:
             /trustzone_images/core/hwengines/bam/8226/bamtgtcfgdata_tz.h
             将应用核心分配给 BLSP BAM 管道:
             /*
              bam_tgt_blsp1_secconfig = BLSP1 Core
              Each Bit You set represent Pipe #.
10
                For example Bit 0 = Pipe # 0
11
                            Bit 5 = Pipe # 5
12
13
              Any bit set on TZBSP_VMID_AP owns by APPs
14
15
            bam_sec_config_type bam_tgt_blsp1_secconfig =
16
17
                 { //Since BLSP1_QUP1 is pipe 12, 13. Bit 12, 13 should be set to
18
            APPS
                    {0x00003FFF, TZBSP_VMID_AP}, //Bit 11,12 Should be Set
20
                    {0x00FFC000, TZBSP_VMID_LPASS } //Make sure Bit 12,13 is Cleared
21
2.2
             };
23
          3. 调试建议
24
             如果 FIFO 模式 SPI 可以运行,但 BAM 模式 SPI 不能运行,确认应用处理器可以接入
             指定的管道。
26
             一旦系统启动,将 JTAG 附到 RPM 和 Cortex A7 核心上(t32 cmd: sys.m.a)。
             断开所有 Cortex A7 核心(t32 cmd: b)。
28
             确保 APCS CLOCK BRANCH ENA VOTE 寄存器
29
             ( APCS_CLOCK_BRANCH_ENA_VOTE = 0xFC401484)已设置 bit 15 和 bit 17,打开
30
            BLSP_AHB_CLK o
31
             □ 确保应用处理器 BLSP_PIPE_TRUST_REG 设为零。(通过安全模式读取)
               D AZ:0xF9905030 -- BLSP1 pipe 12 \\
33
               D AZ:0xF9906030 -- BLSP1 pipe 13
34
             □ 确认在非安全模式下,可以读/写 PIPE CTRL REG。
35
                D.S A:0x0:0xF9905000 \LE \LONG 0xABCD -- Writing pipe 12 \\
36
               D.S A:0x0:0xF9906000 \ LE \ LONG 0xABCD -- Writing pipe 13 \\
37
                data.in A:0xF9905000 /long -- Reading pipe 12 \\
38
                data.in A:0xF9906000 /long -- Reading pipe 23
39
          如果以上测试失败,请检查 TrustZoned 更正。
40
```

# 7 相机

本章为 OEM 制造商提供如何在 MSM8x26 构建上移植相机模块的相关信息。其中重点讨论了如何将 Bayer 相机移植到 MSM8x26 平台。MSM8x26 具有一个 VFE(4.0 lite),同时支持 Bayer 相机和 SOC 相机模块。

## 7.1 简介

MSM8x26构建引入了设备树而不是传统内核驱动来描述硬件信息;要移植新的相机模块到 MSM8x26平台,还需要做一些改动。本章提供了关于如何在以下新的硬件平台成功调试相机的指导信息。在本文档中,假设成功调试传感器 s5k3l1yx。

相机驱动由内核和用户空间组成。内核驱动显示为设备树源文件及内核驱动。用户空间驱动使用后缀"\_lib"而不是"\_u"。需要修改/添加以下文件,用于调试传感器 s5k3l1yx 的新驱动。

12 内核空间相机设备树源文件:

/kernel/arch/arm/boot/dts/msm8226-camera-sensor-liquid.dtsi

15 内核空间相机驱动文件:

/kernel/drivers/media/video/msmb/sensor/s5k3l1yx.c

10

11

13 14

17

18

20

21

22

2.4

25

28

用户空间相机驱动:

/vendor/qcom/proprietary/mm-camera/mm-camera2/mediacontroller/modules/sensors/sensor\_libs/s5k3l1yx/s5k3l1yx\_lib.c

NOTE: 以下文件不再适用于 MSM8x26。

/vendor/qcom/proprietary/mm-

camera/server/hardware/sensor/s5k3llyx/s5k3llyx\_u.c

/vendor/qcom/proprietary/mm-

camera/server/hardware/sensor/s5k3l1yx/s5k3l1yx\_u.h

# 7.2 内核移植

## 7.2.1 设备树移植

以下设备树文件描述了传感器具体信息。这些信息取决于项目使用的相机传感器:

/arch/arm/boot/dts/msm8x26-camera-sensor.dtsi

该文件包含需定义的传感器基本硬件信息。下表列出了每字段的示例代码并进行了描述。

## Table 7-1 相机属性

| 属性                          | 描述                                 | 示例代码                                     | 给 OEM 的建议             |
|-----------------------------|------------------------------------|------------------------------------------|-----------------------|
| compatible                  | 应是"qcom",之后是传感器名称                  | compatible = "qcom,s5k3l1yx";            | 和项目使用的传<br>感器名称相同     |
| reg                         | 应包含相机传感器的 i2c 备用地址以及数据字段长度,长度为 0x0 | reg = <0x6e 0x0>;                        |                       |
| qcom,slave-id               | 应包含 i2c 备用地址,设备 ID 地址及预计的 ID 读取值   | qcom,slave-id = <0x6e<br>0x0 0x3121>;    |                       |
| qcom,csiphy-sd-<br>index    | 应包含用于接收传感器数据- 0, 1 的 csiphy 实例     | qcom,csiphy-sd-index = <0>;              |                       |
| qcom,csid-sd-index          | 应包含用于接收传感器数据- 0, 1 的 csid 核 心实例    | qcom,csid-sd-index = <0>;                |                       |
| qcom,led-flash-sd-<br>index | 如果传感器支持,应包含 phandle 用于烧制源节点        | qcom,flash-src-index =<br><&led_flash0>; |                       |
| qcom,mount-angle            | 在目标-0、90、180、360上,应包含传感器的物理安装弯角    | qcom,mount-angle = <0>;                  |                       |
| qcom,sensor-name            | 应包含传感器的唯一名称以区分于其他传感<br>器           | qcom,sensor-name = "s5k3l1yx";           | 和 compatible 字<br>段相同 |
|                             | 30/3:11.08:11.2°                   | X                                        |                       |

| 属性                            | 描述                                                                                                | 示例代码                                                               | 给 OEM 的建议          |
|-------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------|
| cam_vdig-supply               | - cam_vdig-supply: 应包含提供数字电压的调节器                                                                  | cam_vdig-supply =<br><&pm8941_l3>;                                 | 这些参数是以硬<br>件设计为基础的 |
| cam_vana-supply               | - cam_vana-supply: 应包含提供模拟电压<br>的调节器                                                              | cam_vana-supply =<br><&pm8941_l17>;                                |                    |
| cam_vio-supply                | - cam_vio-supply: 应包含提供 IO 电压的调<br>节器                                                             | cam_vio-supply =<br><&pm8941_lvs3>;                                |                    |
| cam_vaf-supply                | - cam_vaf-supply: 应包含提供 AF 电压的调节器                                                                 | cam_vaf-supply =<br><&pm8941_l23>;                                 |                    |
| qcom,cam-vreg-<br>name        | - qcom,cam-vreg-name: 应包含此传感器<br>所需的所有调节器的名称                                                      | qcom,cam-vreg-name = "cam_vdig", "cam_vio", "cam_vana", "cam_vaf"; |                    |
| qcom,cam-vreg-type            | - qcom,cam-vreg-type: 应包含 qcom,cam-vreg-name(按同样的顺序)提到的调节器种类 - "cam_vdig", "cam_vana", "cam_vio", | qcom,cam-vreg-type = <0<br>1 0 0>;                                 |                    |
|                               | "cam_vaf"<br>- 0 用于 LDO,1 用于 LVS                                                                  | 7                                                                  |                    |
| qcom,cam-vreg-min-<br>voltage | - qcom,cam-vreg-min-voltage: 应包含<br>qcom,cam-vreg-name property(按同样的<br>顺序)提到的调节器最低电压电平           | qcom,cam-vreg-min-<br>voltage = <1225000 0<br>2850000 3000000>;    |                    |
| qcom,cam-vreg-max-<br>voltage | - qcom,cam-vreg-max-voltage: 应包含qcom,cam-vreg-name property(按同样的顺序)提到的调节器最高电压电平                   | qcom,cam-vreg-max-<br>voltage = <1225000 0<br>2850000 3000000>;    |                    |
| qcom,cam-vreg-op-<br>voltage  | - qcom,cam-vreg-op-mode: 应包含<br>qcom,cam-vreg-name property(按同样的<br>顺序)提到的调节器最佳电压电平               | qcom,cam-vreg-op-mode<br>= <105000 0 80000<br>100000>;             |                    |
|                               |                                                                                                   |                                                                    |                    |
|                               |                                                                                                   |                                                                    |                    |

| 属性                          | 描述                                                                                          | 示例代码                                                  | 给 OEM 的建议                   |
|-----------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------|
| qcom,gpio-no-mux            | - qcom,gpio-no-mux: 应包含可以表示 gpio mux 表格是否可用的字段 -1 如表示 gpio mux 表格不可用,那么 0 表示表格可用            | qcom,gpio-no-mux = <0>;                               | 这些参数是以硬件设计为基础的;除非需要,否则不要更改。 |
| gpios                       | - gpios: 应包含 GPIO 控制器的句柄及指明<br>具体 GPIO(controller specific)的#gpio-cells<br>数组               | gpios = <&msmgpio 15<br>0>,<br><&msmgpio 90 0>;       |                             |
| qcom,gpio-reset             | - qcom,gpio-reset: 应包含传感器 reset_n<br>使用的 GPIO 的编号                                           | qcom,gpio-reset = <1>;                                |                             |
| qcom,gpio-req-tbl-<br>num   | - qcom,gpio-req-tbl-num: 应包含该传感器<br>特定的 GPIO 的编号                                            | qcom,gpio-req-tbl-num = <0 1>;                        |                             |
| qcom,gpio-req-tbl-<br>flags | - qcom,gpio-req-tbl-flags: 应包含<br>qcom,gpio-req-tbl-num property(按相同的<br>顺序)中存在的 GPIO 的方向   | qcom,gpio-req-tbl-flags = <1 0>;                      |                             |
| qcom,gpio-req-tbl-<br>label | - qcom,gpio-req-tbl-label: 应包含<br>qcom,gpio-req-tbl-num property(按相同的<br>顺序)中存在的 GPIO 的名称   | qcom,gpio-req-tbl-label = "CAMIF_MCLK", "CAM_RESET1"; |                             |
| qcom,gpio-set-tbl-<br>num   | - qcom,gpio-set-tbl-num: 应包含需 MSM<br>配置的 GPIO 的编号                                           | qcom,gpio-set-tbl-num = <1 1>;                        |                             |
| qcom,gpio-set-tbl-<br>flags | - qcom,gpio-set-tbl-flags: 应包含<br>qcom,gpio-req-tbl-num property(按相同的<br>顺序)中存在的 GPIO 需配置的值 | qcom,gpio-set-tbl-flags = <0 2>;                      |                             |
| qcom,gpio-set-tbl-<br>delay | - qcom,gpio-set-tbl-delay: 应包含配置gpio-req-tbl-num property(按相同的顺序)中规定的 GPIO 后所需的时延量          | qcom,gpio-set-tbl-delay = <1000 30000>;               |                             |

| 属性                       | 描述                                                                    | 示例代码                             | 给 OEM 的建议 |
|--------------------------|-----------------------------------------------------------------------|----------------------------------|-----------|
| qcom,csi-lane-assign     | - qcom,csi-lane-assign: 应包含 lane 分配值,这样可将 CSIPHY lanes 映射到 CSID lanes | qcom,csi-lane-assign = <0x4320>; |           |
| qcom,csi-lane-mask       | - qcom,csi-lane-mask: 应包含指定需启用的 CSIPHY lanes的 lane mask               | qcom,csi-lane-mask = <0x1F>;     |           |
| qcom,sensor-<br>position | 应包含相机传感器的安装弯角 - 0 -> 后置摄像头 - 1-> 前置摄像头                                | qcom,sensor-position = <0>;      |           |
| qcom,sensor-mode         | 应包含传感器的数据输出格式<br>- 0 -> bayer 格式<br>- 1 -> yuv 格式                     | qcom,sensor-mode = <1>;          |           |
| status = "ok";           | 相机模块状态                                                                | status = "ok";                   | 保持不变      |

```
以下是相机传感器 s5k3l1yx 的示例设备树文件:
           &cci {
              /*6e is the I2C slave Id of the sensor*/
              qcom,camera@6e {
                 compatible = "qcom,s5k3l1yx";
                 reg = <0x6e 0x0>;
                 gcom, slave-id = <0x6e 0x0 0x3121>;
                 qcom,csiphy-sd-index = <0>;
                 qcom,csid-sd-index = <0>;
10
11
                 - led_flash0, led_flash1 which is defined in
12
           ./arch/arm/boot/dts/msm8226-camera.dtsi
13
                 * /
14
                 qcom,flash-src-index = <&led_flash0>;
15
16
                 gcom,mount-angle = <0>;
17
                 qcom,sensor-name = "s5k3l1yx";
18
                 /*
19
                 pm8941_13 is defined in ./arch/arm/boot/dts/msm8226-regulator.dtsi
20
21
                 cam_vdig-supply = <&pm8941_13>;
22
                 cam_vana-supply = <&pm8941_117>;
23
                 cam_vio-supply = <&pm8941_lvs3>;
24
```

```
cam_vaf-supply = <&pm8941_123>;
                 qcom,cam-vreg-name = "cam_vdig", "cam_vio", "cam_vana",
                             "cam_vaf";
                 qcom,cam-vreg-type = <0 1 0 0>;
                 gcom,cam-vreg-min-voltage = <1225000 0 2850000 3000000>;
                 gcom,cam-vreg-max-voltage = <1225000 0 2850000 3000000>;
                 qcom,cam-vreg-op-mode = <105000 0 80000 100000>;
                 qcom,gpio-no-mux = <0>;
                 gpios = <&msmgpio 15 0>,
                    <&msmgpio 90 0>;
10
                 gcom,gpio-reset = <1>;
11
                 gcom,gpio-reg-tbl-num = <0 1>;
12
                 qcom,gpio-req-tbl-flags = <1 0>;
13
                 qcom,gpio-req-tbl-label = "CAMIF_MCLK",
14
                             "CAM_RESET1";
15
                 qcom,gpio-set-tbl-num = <1 1>;
16
                 qcom,gpio-set-tbl-flags = <0 2>;
17
                 qcom,gpio-set-tbl-delay = <1000 30000>;
18
                 qcom,csi-lane-assign = <0x4320>;
19
                 qcom,csi-lane-mask = <0x1F>;
20
                 qcom, sensor-position = <0>;
21
                 gcom,sensor-mode = <1>;
22
                 status = "ok";
23
              };
24
25
              qcom,camera@6c {
26
                 compatible = "qcom, ov2720";
28
              };
29
           };
3.0
      NOTE: 相机设备树的具体文档如下:
31
```

ME: 相机以笛机的共件又相如下:

/kernel/Documentation/devicetree/bindings/media/video/msm-cci.txt。

# 7.2.2 内核驱动移植

32

```
tess的内核驱动需根据传感器性能进行修改:
/kernel/drivers/media/video/msmb/sensor/s5k3llyx.c

内核驱动和设备树源文件(dtsi)的关系取决于传感器名称,因此需确定相关字段信息相同。

#include "msm_sensor.h"
/*Sensor name must be same as the name in device tree file*/
#define S5K3LlYX_SENSOR_NAME "s5k3llyx"
```

```
DEFINE MSM MUTEX(s5k3l1yx mut);
           static struct msm_sensor_ctrl_t s5k3l1yx_s_ctrl;
           static struct msm_sensor_power_setting s5k3llyx_power_setting[] = {
              {
                  .seq_type = SENSOR_VREG,
                  .seq_val = CAM_VDIG,
                  .config_val = 0,
                  .delay = 0,
10
              },
11
12
13
                  .order = 0.
14
              },
15
           };
16
17
           static const struct i2c_device_id s5k3l1yx_i2c_id[] = {
18
              {S5K3L1YX_SENSOR_NAME, (kernel_ulong_t)&s5k3l1yx_s_ctrl},
19
              { }
20
           };
21
22
           static struct i2c_driver s5k3l1yx_i2c_driver = {
23
              .id_table = s5k3l1yx_i2c_id,
24
               .probe = msm_sensor_i2c_probe,
               .driver = {
26
                  .name = S5K3L1YX_SENSOR_NAME,
              },
28
           };
29
30
           static struct msm_camera_i2c_client s5k3l1yx_sensor_i2c_client = {
               .addr_type = MSM_CAMERA_I2C_WORD_ADDR,
32
           };
           /*The compatible must be same as what is defined in device tree file*/
34
           static const struct of_device_id s5k3l1yx_dt_match[] = {
35
              \{.compatible = "qcom, s5k3l1yx", .data = &s5k3l1yx_s_ctrl\},
36
              {}
           };
38
           MODULE_DEVICE_TABLE(of, s5k3l1yx_dt_match);
40
           /*must match with the definition in device tree source file*/
           static struct platform_driver s5k3l1yx_platform_driver = {
42
               .driver = {
43
                  .name = "qcom, s5k3l1yx",
44
```

```
.owner = THIS MODULE,
                 .of_match_table = s5k3l1yx_dt_match,
              },
           };
           static int32_t s5k311yx_platform_probe(struct platform_device *pdev)
              int32\_t rc = 0;
              const struct of_device_id *match;
              match = of_match_device(s5k3l1yx_dt_match, &pdev->dev);
10
              rc = msm_sensor_platform_probe(pdev, match->data);
11
              return rc;
12
13
14
           static int __init s5k3l1yx_init_module(void)
15
16
              int32_t rc = 0;
17
              pr_info("%s:%d\n",
                                   __func__, __LINE__);
18
              rc = platform_driver_probe(&s5k3l1yx_platform_driver,
19
20
                 s5k3l1yx_platform_probe);
              if (!rc)
21
                 return rc;
22
              pr_err("%s:%d rc %d\n", __func__, __LINE_
23
              return i2c_add_driver(&s5k3l1yx_i2c_driver);
24
           }
25
26
           static void __exit s5k3llyx_exit_module(void)
28
              pr_info("%s:%d\n", __func__, __LINE__);
29
              if (s5k3l1yx_s_ctrl.pdev) {
30
                 msm_sensor_free_sensor_data(&s5k3l1yx_s_ctrl);
                 platform_driver_unregister(&s5k3llyx_platform_driver);
32
              } else
                 i2c_del_driver(&s5k3l1yx_i2c_driver);
34
35
              return;
36
           static struct msm_sensor_ctrl_t s5k3l1yx_s_ctrl = {
38
              .sensor_i2c_client = &s5k3l1yx_sensor_i2c_client,
              .power_setting_array.power_setting = s5k3llyx_power_setting,
40
              .power_setting_array.size = ARRAY_SIZE(s5k311yx_power_setting),
41
              .msm_sensor_mutex = &s5k3l1yx_mut,
42
              .sensor_v4l2_subdev_info = s5k3l1yx_subdev_info,
43
              .sensor_v412_subdev_info_size = ARRAY_SIZE(s5k311yx_subdev_info),
44
```

```
};
          module_init(s5k3l1yx_init_module);
          module exit(s5k3l1yx exit module);
          MODULE_DESCRIPTION("s5k3l1yx");
          MODULE_LICENSE("GPL v2");
           当内核需要支持一个新的传感器,应修改某些生成文件或配置文件。
           以下列出了需修改的编译选项。
10
           /drivers/media/platform/msm/camera_v2/Kconfig
11
12
          config S5K3L1YX
13
            bool "Sensor S5K3L1YX (BAYER 12M)"
14
            depends on MSMB CAMERA
15
            ---help---
16
              Samsung 12 MP Bayer Sensor with auto focus, uses
17
               4 mipi lanes, preview config = 1984 * 1508 at 30 fps,
18
              snapshot config = 4000 * 3000 at 20 fps,
19
              hfr video at 60, 90 and 120 fps.
21
22
           /drivers/media/platform/msm/camera_v2/sensor/Makefile
23
24
           obj-$(CONFIG MSMB CAMERA) += cci/ io/ csiphy/ csid/
25
           obj-$(CONFIG MSM CAMERA SENSOR) += msm sensor.o
26
           obj-$(CONFIG_S5K3L1YX) += s5k3l1yx.o
2.7
           obj-$(CONFIG_OV2720) += ov2720.0
28
29
30
          arch/arm/configs/msm8x26-perf_defconfig
31
          arch/arm/configs/msm8x26_defconfig
33
           CONFIG_MSM_ISPIF=y
           CONFIG_S5K3L1YX=y
35
           CONFIG_IMX135=y
37
          Also We need to provide clock configuration for the sensor
           /arch/arm/mach-msm/clock-8x26.c
39
            CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "6e.qcom,camera"),
41
            CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "20.gcom,camera"),
            CLK_LOOKUP("cam_src_clk", mclk1_clk_src.c, "90.qcom,camera"),
43
```

```
CLK LOOKUP("cam clk", camss_mclk0_clk.c, "6e.gcom,camera"),
           CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "20.qcom,camera"),
           CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, "6c.gcom,camera"),
   7.3 用户空间移植
         关于用户空间移植, 需修改以下文件:
         /vendor/qcom/proprietary/mm-camera/mm-camera2/media-
         controller/modules/sensors/sensor_libs/s5k3l1yx/s5k3l1yx_lib.c
         s5k3l1yx_lib.c 唯一的外部接口是:
10
         void *s5k3l1yx_open_lib(void)
11
12
           return &sensor_lib_ptr;
13
14
         当相机虚拟光驱进程开始时,会加载 lib;并且内核会基于 dtb (设备树二进制文件)中的传
15
         感器名称找到处理器。因此,请确认文件名称和功能名称符合传感器要求。
16
         <your sensor name>/<your sensor name> lib.c
17
         void *<your_sensor_name>_open_lib(void)
         需更新传感器的 Chromatix header, 并将其放在如下文件夹中:
19
20
         mm-camera2/media-
         controller/modules/sensors/chromatix/0301/libchromatix/chromatix_s5k311yx/c
22
23
         chromatix_s5k3l1yx_common.h
24
         chromatix_s5k3l1yx_preview.h
         chromatix s5k3l1yx video.h
26
   7.3.1 移植电源设置
27
         传感器的电源设置包括传感器电源信息, IO 控制和 Mclk。通常情况下, 无需修改该部分
28
         内容,因为大部分配置已在设备树文件中完成;但可以修改.delay = 0字段来和时间匹
         配。
30
31
         static struct msm_sensor_power_setting power_setting[] = {
32
33
             .seq_type = SENSOR_VREG,
34
             .seq_val = CAM_VDIG,
35
             .config_val = 0,
36
```

.delay = 0,
.data = NULL,

},

## 7.3.2 移植相机接口配置

10

11

12

这部分内容定义了传感器接口配置,包括 I2C 和 MIPI。请确认设置不会和 dtsi 文件中的类似内容冲突。

```
13
           static struct msm_camera_sensor_slave_info sensor_slave_info = {
              /* sensor slave address */
15
              .slave_addr = 0x6E,
              /* sensor address type */
17
              .addr_type = MSM_CAMERA_I2C_WORD_ADDR
              /* sensor id info*/
19
              .sensor_id_info = {
20
                /* sensor id register address
21
                .sensor_id_reg_addr = 0x0000,
22
                /* sensor id */
23
                .sensor_id = 0x3121
             },
25
              /* power up / down setting */
26
              .power_setting_array = {
27
                .power_setting = power_setting,
28
                .size = ARRAY_SIZE(power_setting),
29
             },
30
           };
31
           static sensor_output_t sensor_output = {
32
              .output_format = SENSOR_BAYER,
33
              .connection_mode = SENSOR_MIPI_CSI,
34
              .raw_output = SENSOR_10_BIT_DIRECT,
35
36
           };
           static struct csi_lane_params_t csi_lane_params = {
37
              .csi_lane_assign = 0x4320,
38
              .csi_lane_mask = 0x1F,
39
              .csi_if = 1,
40
              .csid\_core = \{0\},
41
           };
42
```

## 7.3.3 移植传感器输出配置

这部分内容介绍了传感器不同模式的配置和设置,包含各模式的 I2C 寄存器设备、CSI 参数、crop 参数、传感器输出信息和 chormatix 数组。这些配置的数组大小应和传感器支持的模式种类相同。

```
static struct msm_camera_i2c_reg_setting res_settings[] = {
                /* res0_reg_array is the I2C settings from sensor vendor*/
                .reg_setting = res0_reg_array,
10
                .size = ARRAY_SIZE(res0_reg_array),
11
                .addr_type = MSM_CAMERA_I2C_WORD_ADDR,
12
                .data type = MSM CAMERA I2C BYTE DATA
13
                .delay = 0,
             },
15
           };
17
18
           static struct msm camera csi2 params *csi params[] = {
19
             &s5k3llyx_csi_params, /* csi param might be different for different
20
           sensor mode*/
21
           };
23
           static struct sensor_crop_parms_t crop_params[] = {
25
             \{0, 0, 0, 0\}, /* All 0 means no crop */
27
           };
28
29
           static struct sensor lib out info t sensor out info[] = {
31
                /* vt_pixel_clk = .line_length_pclk* frame_length_lines*frame rate */
               /* op pixel clk = VFE working clk */
33
                .x_{output} = 4000,
                .y_output = 3016,
35
                .line_length_pclk = 5336,
                .frame_length_lines = 3052,
37
                .vt_pixel_clk = 330000000,
                .op_{pixel_clk} = 264000000,
39
                .binning_factor = 1,
40
                .max_fps = 22.0,
41
                .min_fps = 22.0,
42
             },
43
```

# 7.3.4 镜头信息移植

11

12

25

26

28

29

30

相机处理流程(比如曝光计算)需要镜头信息。因此,以下结构需添加正确的镜头信息。

```
/*Lens info, filled based on lens and sensor spec */
static sensor_lens_info_t default_lens_info = {
    .focal_length = 1.15,
    .pix_size = 1.4,
    .f_number = 2.6,
    .total_f_dist = 1.5,
    .hor_view_angle = 54.8,
    .ver_view_angle = 42.5,
};
```

## 7.3.5 曝光配置移植

通常情况下,不同传感器有不同的曝光控制方式。所以,当传感器打开后,需移植曝光配置以成功调试传感器的曝光控制。

包括以下函数:

- s5k3l1yx\_real\_to\_register\_gain 将实际逻辑增益转换为寄存器值。
- s5k3l1yx\_register\_to\_real\_gain 将寄存器值转换成真实的逻辑增益。
- s5k3l1yx\_calculate\_exposure 获取曝光时间和增益的另一个曝光配置.
- s5k3l1yx\_fill\_exposure\_array 准备另一个曝光配置数组。

```
uint16_t reg_gain;
          if (qain < 1.0)
            gain = 1.0;
          if (gain > 16.0)
            gain = 16.0;
          reg_gain = (uint16_t)(gain * 32.0);
10
11
          return reg_gain;
12
13
14
         15
          * FUNCTION - s5k3llyx_register_to_real_gain -
17
18
          * DESCRIPTION:
19
          *-----
20
21
         static float s5k3llyx_register_to_real_gain(uint16_t reg_gain)
22
23
          float gain;
24
25
26
          if (reg_gain > 0x0200)
            reg_gain = 0x0200;
2.7
28
          gain = (float) reg_gain / 32.0;
29
30
          return gain;
31
         }
33
35
          * FUNCTION - s5k3l1yx_calculate_exposure -
36
37
          * DESCRIPTION:
38
          *-----
39
40
         static int32_t s5k3l1yx_calculate_exposure(float real_gain,
          uint16_t line_count, sensor_exposure_info_t *exp_info)
42
          if (!exp_info) {
44
            return -1;
45
```

```
}
            exp_info->reg_gain = s5k3llyx_real_to_register_gain(real_gain);
            float sensor_real_gain = s5k3llyx_register_to_real_gain(exp_info-
          >reg_gain);
            exp_info->digital_gain = real_gain / sensor_real_gain;
            exp_info->line_count = line_count;
            return 0;
          }
          /*_____
11
12
           * FUNCTION - s5k3llyx_fill_exposure_array -
13
           * DESCRIPTION:
14
           *-----
15
16
          static int32_t s5k3l1yx_fill_exposure_array(uint16_t gain, uint32_t line,
            uint32_t fl_lines, struct msm_camera_i2c_seq_reg_setting *reg_setting)
18
            reg setting->reg setting[0].reg addr =
20
              sensor_lib_ptr.output_reg_addr->frame_length_lines;
21
            reg_setting->reg_setting[0].reg_data[0] = (fl_lines & 0xFF00) >> 8;
22
            reg_setting->reg_setting[0].reg_data[1] = (fl_lines & 0xFF);
23
            reg setting->reg setting[0].reg data size = 2;
24
            reg_setting->reg_setting[1].reg_addr =
25
              sensor_lib_ptr.exp_gain_info->coarse_int_time_addr;
26
            reg_setting->reg_setting[1].reg_data[0] = (line & 0xFF00) >> 8;
2.7
            req_setting->req_setting[1].req_data[1] = (line & 0xFF);
28
            reg_setting->reg_setting[1].reg_data_size = 2;
            reg_setting->reg_setting[2].reg_addr =
30
              sensor_lib_ptr.exp_gain_info->global_gain_addr;
31
            reg_setting->reg_setting[2].reg_data[0] = (gain & 0xFF00) >> 8;
32
            reg_setting->reg_setting[2].reg_data[1] = (gain & 0xFF);
33
            reg_setting->reg_setting[2].reg_data_size = 2;
34
            reg_setting->size = 3;
            reg setting->addr type = MSM CAMERA I2C WORD ADDR;
36
            reg_setting->delay = 0;
37
            return 0;
38
39
```

## 7.4 行位移植

40

42

msm\_actuator\_ctrl\_t 包含传感器行位设置的所有信息,例如: i2c addr, set\_info, focal length 等。所有信息是通过 chromatix 文件加载的。

```
msm_actuator.c 提供了通用函数:
           /kernel/drivers/media/video/msm/actuators/actuator.c
           设备树中包含了对行位的硬件描述:
           /kernel/arch/arm/boot/dts/msm8x26-camera-sensor.dtsi
          &cci {
            actuator0: qcom,actuator@18 {
               cell-index = <0>;
              reg = <0x18 \ 0x0>;
               compatible = "qcom,actuator";
               qcom,cci-master = <0>;
10
            };
11
12
           可从 Actuator.c 的 hear 文件加载 AF 参数:
13
           static actuator_ctrl_t actuators[] =
           #include "af_main_cam_0.h"
15
           #include "af_main_cam_1.h"
16
           #include "af_main_cam_2.h"
17
          };
18
           在 af header 文件中,驱动工程师应注意到以下结构:
          actuator_params_t,包含 af driver ic 地址,寄存器模式等。
20
          这对 AF 的运行起了重要作用。
21
2.2
             /* actuator_params_t */
24
                 /* i2c addr */
25
                 0xE4,
                 /* i2c_data_type */
27
                MSM_ACTUATOR_BYTE_DATA,
28
                 /* i2c_addr_type */
                 MSM_ACTUATOR_BYTE_ADDR,
30
                 /* act_type */
31
                 ACTUATOR_PIEZO,
32
                 /* data_size */
33
                 8,
34
                 /* af_restore_pos */
35
                 0,
36
37
                 /* msm_actuator_reg_tbl_t */
```

# 8 显示屏

# 8.1 简介

- 本章为 OEM 厂商提供在 MSM8626 构建上移植显示面板的相关信息。MSM8626 只支持带有 MIPI DSI 接口的一个显示面板,以及视频模式和命令模式。面板最高分辨率为 FWVGA (1280X800)。
- 本章重点介绍如何在 Linux 内核移植 DSI 面板。移植显示面板前,请参阅面板供应商的相关规范。

# 。 8.2 内核移植

## 8.2.1 属性

10

11

12

13

14

15

- 相对于之前的芯片集需将设备的每个细节硬编码到单板的具体文件,8626构建的一大改变/优势在于使用设备树来描述硬件。
  - 显示面板配置同样是设备树的一部分, 绑定是用来描述设备树中的设备。关于显示面板的绑定, 请参阅 kernel\Documentation\devicetree\bindings\fb\mdss-dsi-panel.txt。
  - 下表一一描述了显示屏的属性,并给 OEM 厂商提供了建议。

### **Table 8-1** 显示屏属性

| 属性                        | 描述                                                                             | 示例代码                                     | 给 OEM 的建议                                                         |
|---------------------------|--------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------|
| compatible                | 必须是 "qcom,mdss-dsi-panel"                                                      | compatible = "qcom,mdss-dsi- panel";     | 保持不变                                                              |
| status                    | 字符串需设置为"okay/ok"来启用面板驱动。该属性默认设为"disable",在特定平台也可设为"ok/okay"状态                  | status = "disable";                      | 在 panel dtsi 中将其设<br>为 "disable",在<br>MSM8x26 dtsi 中将其<br>设为 "OK" |
| qcom,dsi-ctrl-<br>phandle | 指定 DSI 控制器的 phandle,面板将会映射到该控制器上                                               | qcom,dsi-ctrl-phandle<br>= <&mdss_dsi0>; | 保持不变                                                              |
| qcom,mdss-<br>pan-res     | 指定了面板分辨率的二维数组                                                                  | qcom,mdss-pan-res = <720 1280>;          | 根据面板规格定制                                                          |
| qcom,mdss-<br>pan-bpp     | 指定 pixel 的 bits 组成。<br>默认值为 24(rgb888). 18 = for rgb666 and 16<br>= for rgb565 | qcom,mdss-pan-bpp<br>= <24>;             | 根据面板规格定制                                                          |

| qcom,panel-<br>phy-<br>regulatorSetti<br>ngs | 指定了面板 PHY 调节器设置的数组,该数组长度为 7                                                                                 | qcom,panel-phy-<br>regulatorSettings =<br>[03 01 01 00 20 00<br>01]; /* Regulator<br>settings */                                                                                                                                                                                                                    | 保持不变                                                                         |
|----------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| qcom,panel-<br>phy-<br>timingSettings        | 指定了面板 PHY 定时设置的数组,该数组长度为 12                                                                                 | qcom,panel-phy-<br>timingSettings = [69<br>29 1f 00 55 55 19 2a<br>2a 03 04 00];                                                                                                                                                                                                                                    | 最初尝试调试面板时,保持不变。如果调试失败,创建 case进行参数优化                                          |
| qcom,panel-<br>phy-<br>strengthCtrl          | 指定了面板 PHY strengthCtrl 设置的数组,该数组长度为 2                                                                       | qcom,panel-phy-<br>strengthCtrl = [77 06];                                                                                                                                                                                                                                                                          | 保持不变                                                                         |
| qcom,panel-<br>phy-bistCtrl                  | 指定了面板 PHY BIST ctrl 设置的数组,该数组长度为 6                                                                          | qcom,panel-phy-<br>bistCtrl = [00 00 b1 ff<br>00 00]; /* BIST Ctrl<br>settings */                                                                                                                                                                                                                                   | 保持不变                                                                         |
| qcom,panel-<br>phy-<br>laneConfig            | 指定了面板 PHY lane 配置设置的数组,该数组长度为 45                                                                            | qcom,panel-phy-<br>laneConfig = [00 c2<br>45 00 00 00 00 01 75<br>/* lane0 config */<br>00 c2 45 00 00<br>00 00 01 75 /* lane1<br>config */<br>00 c2 45 00 00<br>00 00 01 75 /* lane2<br>config */<br>00 c2 45 00 00<br>00 00 01 75 /* lane3<br>config */<br>00 02 45 00 00<br>00 00 01 97]; /* Clk In<br>config */ | 保持不变                                                                         |
| qcom,mdss-<br>panel-on-<br>cmds              | 列出面板 init 命令的数组,该数组长度可变。<br>格式相关信息,请参考<br>\kernel\drivers\video\msm\mdss\mdss_dsi.h<br>的 dsi_cmd_desc 结构定义。 | qcom,panel-on-cmds<br>= [23 01 00 00 0a 02<br>b0 00<br>23 01 00 00 0a 02<br>b2 00];                                                                                                                                                                                                                                 | 根据面板规格定制                                                                     |
| qcom,mdss-<br>panel-off-<br>cmds             | 列出关闭面板命令的数组,该数组长度可变。                                                                                        | qcom,panel-off-cmds<br>= [05 01 00 00 32 02<br>28 00<br>05 01 00 00 78 02<br>10 00];                                                                                                                                                                                                                                | 根据面板规格定制                                                                     |
| Label                                        | 作为面板描述性名称的字符串                                                                                               | label = "toshiba 720p<br>video mode dsi<br>panel";                                                                                                                                                                                                                                                                  | 根据面板规格定制                                                                     |
| qcom,enable-<br>gpio                         | 指定了面板的 Icd/display enable GPIO                                                                              | qcom,enable-gpio =<br><&msmgpio 58 0>;                                                                                                                                                                                                                                                                              | 根据面板规格定制,<br>可能需要更改<br>mdss_dsi_panel.c 中<br>的<br>mdss_dsi_panel_rese<br>t() |
| qcom,rst-gpio                                | 指定了面板的 reset GPIO。                                                                                          | qcom,rst-gpio =<br><&pm8941_gpios 19<br>0>;                                                                                                                                                                                                                                                                         | 根据面板规格定制                                                                     |
| qcom,mdss-<br>pan-porch-                     | 指定了面板消隐值的数组,该数组大小为6。                                                                                        | qcom,mdss-pan-<br>porch-values = <32                                                                                                                                                                                                                                                                                | 根据面板规格定制                                                                     |

| values                                    |                                                                                                                                                                                                                                                              | 12 144 3 4 9>;                                    |          |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------|
| qcom,mdss-<br>pan-<br>underflow-clr       | 指定了面板下溢清除的控制器设置。默认值为<br>Oxff。                                                                                                                                                                                                                                | qcom,mdss-pan-<br>underflow-clr =<br><0xff>;      | 保持不变     |
| qcom,mdss-<br>pan-bl-ctrl                 | 指定了面板背光控制执行的字符串。 "bl_ctrl_pwm"表示由 PWM gpio 控制的背光 "bl_ctrl_wled"表示由 WLED 控制的背光 "bl_ctrl_dcs_cmds"表示由 DCS 命令控制的背光                                                                                                                                              | qcom,mdss-pan-bl-<br>ctrl = "bl_ctrl_wled";       | 根据面板规格定制 |
| qcom,mdss-<br>pan-bl-levels               | 指定了面板支持的背光水平。<br>默认范围从 1 到 255。                                                                                                                                                                                                                              | qcom,mdss-pan-bl-<br>levels = <1 255>;            | 保持不变     |
| qcom,mdss-<br>pan-dsi-mode                | 指定了面板运行模式。<br>0表示启用视频模式 (默认模式)<br>1表示启用命令模式                                                                                                                                                                                                                  | qcom,mdss-pan-dsi-<br>mode = <0>;                 | 根据面板规格定制 |
| qcom,mdss-<br>pan-dsi-h-<br>pulse-mode    | 指定了面板的脉冲模式选项。 0 表示 Don't send hsa/he following vs/ve packet (默认选项) 1 Send hsa/he following vs/ve packet                                                                                                                                                      | qcom,mdss-pan-dsi-<br>h-pulse-mode = <0>;         | 根据面板规格定制 |
| qcom,mdss-<br>pan-dsi-h-<br>power-stop    | 在 horizontal porch and sync pulse 时,指定<br>功率模式的数组,该数组大小为 3。<br>0 表示高速模式(默认模式)<br>1 表示 horizontal porches and sync pulse 的<br>低速模式                                                                                                                            | qcom,mdss-pan-dsi-<br>h-power-stop = <0 0<br>0>;  | 根据面板规格定制 |
| qcom,mdss-<br>pan-dsi-bllp-<br>power-stop | 在消隐期及 EOF(帧结尾)之后,指定功率模式的数组,该数组大小为 2。0表示高速模式(默认模式)1表示消隐期及 EOF的低功耗模式                                                                                                                                                                                           | qcom,mdss-pan-dsi-<br>bllp-power-stop = <1<br>1>; | 根据面板规格定制 |
| qcom,mdss-<br>pan-dsi-<br>traffic-mode    | 指定了面板业务模式。     0 = non burst with sync pulses (default mode).     1 = non burst with sync start event.     2 = burst mode.                                                                                                                                   | qcom,mdss-pan-dsi-<br>traffic-mode = <1>;         | 根据面板规格定制 |
| qcom,mdss-<br>pan-dsi-dst-<br>format      | 指定目标格式。 0 = DSI_VIDEO_DST_FORMAT_RGB565. 1 = DSI_VIDEO_DST_FORMAT_RGB666. 2 = DSI_VIDEO_DST_FORMAT_RGB666_LOO SE. 3 = DSI_VIDEO_DST_FORMAT_RGB888 (Default format) 6 = DSI_CMD_DST_FORMAT_RGB565 7 = DSI_CMD_DST_FORMAT_RGB666 8 = DSI_CMD_DST_FORMAT_RGB888 | qcom,mdss-pan-dsi-<br>dst-format = <3>;           | 根据面板规格定制 |
| qcom,mdss-<br>pan-dsi-vc                  | 指定虚拟信道标识。<br>0为默认值。                                                                                                                                                                                                                                          | qcom,mdss-pan-dsi-<br>vc = <0>;                   | 保持不变     |

| qcom,mdss-<br>pan-dsi-rgb-<br>swap   | 指定 R、G、B 通道排序。 0 = DSI_RGB_SWAP_RGB (默认值) 1 = DSI_RGB_SWAP_RBG 2 = DSI_RGB_SWAP_BGR 3 = DSI_RGB_SWAP_BRG 4 = DSI_RGB_SWAP_GRB 5 = DSI_RGB_SWAP_GBR                                                    | qcom,mdss-pan-dsi-<br>rgb-swap = <0>;            | 根据面板规格定制                                        |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|
| qcom,mdss-<br>pan-dsi-data-<br>lanes | 指定了启用的 data lane 的数组。<br><1 1 0 0>表示 data lane 1 和 data lane 2 已启<br>用(默认)。                                                                                                                           | qcom,mdss-pan-dsi-<br>data-lanes = <1 1 1<br>1>; | 根据面板规格定制                                        |
| qcom,mdss-<br>pan-dsi-t-clk          | 每次模式切换前后,指定字节时钟周期的数组。                                                                                                                                                                                 | qcom,mdss-pan-dsi-t-<br>clk = <0x1b 0x04>;       | 最初尝试面板调试<br>时,保持不变。如果<br>调试失败,创建 case<br>进行参数优化 |
| qcom,mdss-<br>pan-dsi-<br>stream     | 指定要使用的分组流。<br>0 = stream 0 (默认)<br>1 = stream 1                                                                                                                                                       | qcom,mdss-pan-dsi-<br>stream = <0>;              | 保持不变                                            |
| qcom,mdss-<br>pan-dsi-mdp-<br>tr     | 指定用于 MDP 路径的触发机制 0 = no trigger 2 = Tear check signal line used for trigger 4 = Triggered by software (default mode) 6 = Software trigger and TE                                                      | qcom,mdss-pan-dsi-<br>mdp-tr = <0x0>;            | 保持不变                                            |
| qcom,mdss-<br>pan-dsi-dma-<br>tr     | 指定用于 DMA 路径的触发机制 0 = no trigger 2 = Tear check signal line used for trigger 4 = Triggered by software (default mode) 5 = Software trigger and start/end of frame trigger. 6 = Software trigger and TE | qcom,mdss-pan-dsi-<br>dma-tr = <0x04>;           | 保持不变                                            |
| qcom,mdss-<br>pan-dsi-<br>frame-rate | 指定面板的帧频。<br>60表示每秒60帧(默认)                                                                                                                                                                             | qcom,mdss-pan-<br>frame-rate = <60>;             | 根据面板规格定制                                        |

## 8.2.2 示例

CDP8x26和 QRD8x26都使用了 Truly NT35590720p面板,可参考的显示屏配置文档为: kernel\arm\boot\dts\ dsi-panel-nt35590-720p-video.dtsi。

```
示例代码如下:
```

```
/ {
              gcom,mdss_dsi_nt35590_720p_video {
                   compatible = "qcom,mdss-dsi-panel";
                   label = "nt35590 720p video mode dsi panel";
                   status = "disable";
10
                   qcom,dsi-ctrl-phandle = <&mdss_dsi0>;
11
                   qcom,rst-gpio = <&msmgpio 25 0>;
12
                   gcom,mdss-pan-res = <720 1280>;
13
                   qcom,mdss-pan-bpp = <24>;
14
                   qcom,mdss-pan-dest = "display_1";
                   qcom,mdss-pan-porch-values = <164 8 140 1 1 6>;
16
```

```
gcom,mdss-pan-underflow-clr = <0xff>;
                   qcom,mdss-pan-bl-ctrl = "bl_ctrl_wled";
                   qcom,mdss-pan-bl-levels = <1 255>;
                   gcom,mdss-pan-dsi-mode = <0>;
                   qcom,mdss-pan-dsi-h-pulse-mode = <1>;
                   qcom,mdss-pan-dsi-h-power-stop = <0 0 0>;
                   qcom,mdss-pan-dsi-bllp-power-stop = <1 1>;
                   qcom,mdss-pan-dsi-traffic-mode = <2>;
                   qcom,mdss-pan-dsi-dst-format = <3>;
                   qcom,mdss-pan-dsi-vc = <0>;
10
                   qcom,mdss-pan-dsi-rgb-swap = <0>;
11
                   qcom,mdss-pan-dsi-data-lanes = <1 1 1 1>; /* 4 lanes */
12
                   qcom, mdss-pan-dsi-dlane-swap = <0>;
13
                   qcom, mdss-pan-dsi-t-clk = <0x2c 0x20>;
14
                   qcom,mdss-pan-dsi-stream = <0>;
15
                   qcom, mdss-pan-dsi-mdp-tr = <0x0>;
16
                   qcom, mdss-pan-dsi-dma-tr = <0x04>;
17
                   qcom,mdss-pan-frame-rate = <60>;
18
                   qcom,panel-phy-regulatorSettings = [07 09 03 00 /* Regualotor
19
           settings */
20
                                            20 00 01];
21
                   qcom, panel-phy-timingSettings = [7d 25 1d 00 37 33
22
                                            22 27 1e 03 04 00];
23
                   qcom,panel-phy-strengthCtrl = [ff 06];
24
                   qcom,panel-phy-bistCtrl = [00 00 b1 ff
                                                                      /* BIST Ctrl
25
26
           settings */
                                      00 001;
2.7
                   qcom,panel-phy-laneConfig = [00 00 00 00 00 00 01 97 /* lane0
28
           config */
29
                                        00 00 00 00 05 00 00 01 97 /* lane1 config */
30
                                        00 00 00 00 0a 00 00 01 97 /* lane2 config */
31
                                        00 00 00 00 0f 00 00 01 97 /* lane3 config */
32
                                        00 c0 00 00 00 00 00 01 bb]; /* Clk ln config */
33
                   gcom,panel-on-cmds = [29 01 00 00 00 02 FF EE
34
                                   29 01 00 00 00 02 26 08
35
                                   29 01 00 00 00 02 26 00
36
37
                                   29 01 00 00 00 02 FF 00
38
                                   29 01 00 00 78 02 29 00];
39
40
                   qcom,on-cmds-dsi-state = "DSI_LP_MODE";
41
                   gcom, panel-off-cmds = [05 01 00 00 32 02 28 00]
42
                                   05 01 00 00 78 02 10 00];
43
                   qcom,off-cmds-dsi-state = "DSI_HS_MODE";
44
              };
45
```

```
};
          超级 MSM8x26 设备树包含了带有以下代码片段的显示屏配置,这些代码片段是从
          MSM8226-qrd.dts 复制的。
          /include/ "dsi-panel-nt35590-720p-video.dtsi"
          / {
             model = "Qualcomm MSM 8226 QRD";
             compatible = "gcom, msm8226-grd", "gcom, msm8226";
             qcom,msm-id = <145 11 0>;
10
11
             serial@f991f000 {
12
                  status = "ok";
13
             };
14
15
             qcom,mdss_dsi_nt35590_720p_video {
16
                  status = "ok";
17
             };
18
          };
19
    8.2.3 步骤
20
          1. 在 kernel\arch\arm\boot\dts\ folder 中创建面板配置设备树。比如: dsi-panel-<vendor>-
21
             <res>-video.dtsi.
22
          2. 将 dsi-panel-nt35590-720p-video.dtsi 的内容复制到设备树文件 dsi-panel-<vendor>-<res>-
23
             video.dtsi.
          3. 按如下所示,修改面板 vendor 信息:
25
26
                  qcom,mdss_dsi_<vendor>_<res>_video {
2.7
                       compatible = "gcom,mdss-dsi-panel";
28
                       label = "<vendor> <res> video mode dsi panel";
29
          4. 根据面板规范修改基本信息。比如:面板分辨率,bpp。
30
                  gcom,mdss-pan-res = <720 1280>;
32
                  qcom, mdss-pan-bpp = <24>;
33
          5. 根据面板规范修改开关指令序列。
34
35
                  gcom,panel-on-cmds = [05 01 00 00 78 02 11 00
36
                                 05 01 00 00 78 02 29 00];
                  qcom,on-cmds-dsi-state = "DSI_LP_MODE";
38
                  gcom, panel-off-cmds = [05 01 00 00 32 02 28 00]
39
```

05 01 00 00 78 02 10 00];

板驱动。

20

```
gcom,off-cmds-dsi-state = "DSI_LP_MODE";
         6. 根据面板规范修改面板 porch 值。
                qcom,mdss-pan-porch-values = <32 12 144 3 4 9>;
         7. 根据硬件设置修改面板 GPIO 配置,可能需要修改以下命令:
                qcom,rst-gpio = <&msmgpio 25 0>;
            GPIO25 用于面板复位。如改为其他 GPIO,还需修改 arch/arm/mach-msm/board-8226-
            gpiomux.c.
         8. 添加面板设备树到 MSM8626 主设备树。
10
11
12
               /include/ "dsi-panel-<vendor>-<res>-video.dtsi"
13
                  qcom, mdss_dsi@fd922800 {
14
                      qcom,mdss_dsi_<vendor>_<res>_video {
15
                         status = "ok";
16
                      };
17
               };
18
         9. 重新构建及加载引导映像,并检查面板是否可亮,如果不能,参考 Q2,进一步调试面
19
```